Claims
- 1. In a semiconductor process for forming bipolar junction transistors (BJTs) and metal-oxide-semiconductor (MOS) devices in a silicon substrate which includes the steps of:
- (a) forming gate members for said MOS devices insulated from said silicon substrate;
- (b) forming source and drain regions for said MOS devices and base and emitter regions for said BJTs in said silicon substrate;
- an improved method for forming self-aligned contacts to said source, drain, emitter and gate members comprising the steps of:
- (c) forming first silicide contacts coupled to said source, drain emitter and gate members, said first silicide contacts being impervious to subsequent etching steps and being allowed to overlap gate or isolation areas without electrical connection thereto;
- (d) depositing an insulative layer over said BJTs and MOS devices;
- (e) patterning said insulative layer to form openings to selected ones of said first silicide contacts;
- (f) forming a second silicide layer on said first silicide contacts opened in step (e);
- (g) depositing an interconnective layer;
- (h) etching said interconnective layer, said second silicide layer, said insulative layer, but not said first silicide contacts, to define interconnect lines coupled to said source, drain, emitter, base and gate members.
- 2. The method as defined in claim 1 wherein said first silicide contacts comprise cobalt silicide.
- 3. The method as defined in claim 2 wherein said insulative layer comprises silicon nitride.
- 4. The method as defined in claim 3 wherein said second silicide layer comprises titanium silicide.
- 5. The method as defined in claim 4 wherein said interconnective layer comprises polysilicon.
- 6. The method as defined in claim 4 wherein said interconnective layer comprises a metal.
- 7. In a semiconductor process for forming MOS devices which include source, drain and gate regions, a method of forming self-aligned contacts which may overlap gate and isolation areas without electrical connection thereto, said method comprising the steps of:
- forming first silicide contacts over said source, drain, and gate regions of said devices, said first silicide contacts being impervious to subsequent etching steps;
- and depositing an insulative layer over said devices;
- patterning said insulative layer to define openings exposing selected ones of said source, drain and gate regions;
- depositing an interconnective layer;
- etching said interconnective layer and said insulative layer, but not said first silicide contacts, to define interconnect lines coupled to said selected ones of said source, drain and gate regions of said devices.
- 8. The method as defined in claim 7 wherein said first silicide contacts comprise cobalt silicide.
- 9. The method as defined in claim 8 wherein said insulative layer comprises silicon nitride and said interconnective layer comprises polysilicon.
Parent Case Info
This is a divisional of application Ser. No. 07/463,290, filed Jan. 10, 1990.
US Referenced Citations (9)
Divisions (1)
|
Number |
Date |
Country |
Parent |
463290 |
Jan 1990 |
|