1. Field of the Invention
This invention relates generally to fabrication process of power semiconductor devices. More particularly, this invention relates to a novel manufacturing process to form narrow trenches with a width under one hundred nanometers suitable for implementing in the processing steps for manufacturing semiconductor power devices such as the MOSFET devices.
2. Description of the Related Art
Conventional technologies are still challenged by a costly manufacturing process in defining a sub-100 nm trench. The expensive processing steps are caused by the requirements of a very costly ArF photolithographic exposure tool and/or Phase Shift Mask (PSM) or other Resolution Enhancement Technique (RET). The high cost exposure tool and/or the PSM or RET technologies are needed to define a photoresist pattern with reasonably good profile.
There is an urgent demand to reduce the manufacturing costs because the narrow trenches are commonly desired during fabrication of a wide array of semiconductor devices. Hence, although in a specific example discussed below, the utility of narrow trenches is in connection with trench MOSFET devices, it is understood that the narrow trenches have broad applications throughout various devices in the semiconductor field.
A trenched MOSFET (metal-oxide-semiconductor-field-effect transistor) is a transistor in which the channel is formed vertically and the gate is formed in a trench extending between the source and drain. The trench with a thin insulation layer such as an oxide layer as a linen layer and filled with a conductor such as polysilicon (i.e., polycrystalline silicon), allows less constricted current flow and thereby provides lower values of specific on-resistance. Examples of trench MOSFET transistors are disclosed, for example, in U.S. Patents including U.S. Pat. Nos. 6,977,203, 5,072,266, 5,541,425, and 5,866,931, the disclosures of these Patents are hereby incorporated by reference.
As a specific example,
Narrow trench widths are useful in connection with trench MOSFET devices in that the gate-drain charges associated with such devices are reduced, among other effects. As a specific example,
Unfortunately, a trench profile formed to define narrow trenches, such as that described in the U.S. Pat. No. 6,977,203 and also illustrated in
Therefore, there is still a need in the art of the semiconductor device fabrication, particularly for trenched power MOSFET design and fabrication, to provide new and improved fabrication process that would resolve these difficulties and design limitations.
According to an embodiment of the invention, a method of forming a trench within a semiconductor substrate is provided. The method comprises processing steps of: (a) providing a first masking material layer over the said epitaxial layer; (b) providing the patterned first and second masking material layers with a substantial first thickness of masking material layer remains; (c) depositing a third masking material layer over said first and second masking material layer in the first aperture; (d) etching the third masking material layer until a second aperture that is narrower than the first aperture is created in the third masking material within the first aperture; e) etching the remaining thickness of first masking material layer in the second aperture until the third aperture is formed; and (f) etching the semiconductor substrate through the third aperture such that a trench is formed in the semiconductor substrate.
The first, second and third masking material layers are preferably of the different material composition and preferably having different etch selectivity to each material layer typically silicon oxide, silicon oxynitride (or silicon nitride) and polysilicon layers respectively} and are preferably etched in anisotropic etching processes.
The substrate is preferably a silicon substrate and is preferably etched in an anisotropic, reactive ion etching process.
The first trench mask aperture can range, for example, from 0.18 to 0.2 microns across in smallest dimension, while the second and third trench mask apertures can range, for example, from 0.07 to 0.13 microns across in smallest dimension.
Preferably, the patterned first and second masking material layer is provided over the semiconductor substrate by a method comprising: (a) providing a first masking material layer over the semiconductor substrate; (b) providing a second masking material layer over the first masking material layer; (c) applying a patterned photoresist layer (preferably a positive photoresist layer) over the second masking material layer; and (d) etching the second masking material layer through an aperture in the patterned photoresist layer and continued by etching the second masking material layer partially such until a substantial thickness of the first masking material layer is remained that the first aperture is formed in the first and second masking material layer. The first masking material layer thickness remained in the first aperture should be of sufficient thickness so that it can act as a hard mask when the semiconductor substrate is etched through during the final trench formation. Preferably, the third masking material should be deposited conformally in and outside of the first aperture so that a vertical sidewall spacer can best be formed when etching the third masking material layer.
The method of the present invention is useful in forming trench MOSFET devices. According to one embodiment of the invention, a trench MOSFET device is formed by a method comprising: (a) providing a semiconductor wafer of first conductivity type; (b) depositing an epitaxial layer of first conductivity type over the wafer, the epitaxial layer having a lower majority carrier concentration than the wafer; (c) forming a body region of second conductivity type within an upper portion of the epitaxial layer; (d) providing a patterned first and second masking material layer over the epitaxial layer, the pattered first masking material layer comprising a first aperture; (d) depositing a third masking material layer over the first and second masking material layer; (e) etching the third masking material layer until a second aperture that is narrower than the first aperture is created in the third masking material layer within the first aperture; (f) etching the remaining first masking material layer in the second aperture until the third aperture is formed which has the same size or smaller than the second aperture; (g) forming a trench in the epitaxial layer by etching the semiconductor wafer through the third aperture; (h) forming an insulating layer lining at least a portion of the trench; (i) forming a conductive region within the trench adjacent the insulating layer; and (j) forming a source region of first conductivity type within an upper portion of the body region and adjacent the trench. Preferably, the semiconductor wafer and the epitaxial layer are formed from silicon, and the first, second and third masking material layers are preferably formed from different material composition such that they have different etch selectivity to each other.
One advantage of the present invention is that trenches with narrow widths can be formed within a semiconductor substrate.
Another advantage of the present invention is that a trench MOSFET device can be formed with narrow trenches, and hence reduced gate charges.
Another advantage of the present invention is that trench masks can be formed having apertures that are smaller than those directly obtainable from photolithographic processing.
Another advantage of the present invention is that a more vertical final trench profile can be formed within a semiconductor as compared to the trenches formed by using the techniques disclosed by U.S. Pat. No. 6,977,203 with the formation of a tapered trench profile.
These and other objects and advantages of the present invention will no doubt become obvious to those of ordinary skill in the art after having read the following detailed description of the preferred embodiment, which is illustrated in the various drawing figures.
The present invention now will be described more fully hereinafter with frequent reference to the accompanying drawings, in which preferred embodiments of the present invention are shown. This invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein.
According to an embodiment of the present invention, a semiconductor substrate is the preferred substrate. This semiconductor substrate can be any such substrate known in the art, including elemental semiconductor substrates, such as silicon or germanium, or compound semiconductor substrate, such as GaAs, AlAs, GaP, InP, GaAlAs, and so forth. The semiconductor substrate can be single crystal, polycrystalline and/or amorphous, and it can be doped or undoped. A specific example of a semiconductor substrate is presented in connection with
Once the substrate is selected, a first layer of a masking material that is appropriate for forming a trench mask is provided on the substrate and patterned using any appropriate technique known in the art. For example, a first masking material layer can be provided on the substrate, followed depositing a second masking material layer on top of the first masking material. And an appropriately patterned photoresist layer can then be provided over the second masking material layer, followed by etching under conditions that etch the second masking material layer and partially etching the first masking material layer but do not substantially etch the photoresist material. The etching of the second masking material layer and partially etching the first masking material layer can be divided into 2 steps with different etching chemistry. After these etching steps, the first layer of masking material contains one or more first mask apertures. Preferred materials for the masking materials include CVD deposited materials, such as nitrides (e.g., silicon oxynitride or silicon nitride) and oxides (e.g., silicon dioxide).
Referring again to the specific example of
As a next step, an additional layer of material with good conformality, such as polysilicon (which can be doped or undoped, polycrystalline or amorphous) is deposited over the patterned first and second masking material layer. Due to the good conformality of this material, very good thickness uniformity can be achieved on the sidewall, trench bottom and outside the trench as depicted in
Referring back to
An embodiment of the present invention in which the widths of the sidewall spacers 26s (and consequently the dimension of the final aperture 25f) can be varied will now be discussed. In this embodiment, the increase in thickness of the material layer 26 causes the widths of the sidewall spacers 26s to increase. This effect is illustrated in
Once the three-component trench mask is formed in accordance with the present invention, the semiconductor substrate is etched through the final apertures in the mask using an etching process by which the semiconductor material is selectively etched relative to the trench mask.
Referring once again to the specific example of
As noted above, narrow trench widths are useful in connection with trench MOSFET devices in that the gate-drain charges associated with such devices are reduced, among other effects. A method of forming a typical trench MOSFET device that incorporates the two-component trench mask of the present invention is briefly discussed here in connection with
Turning now to
Trenches are then etched as discussed in connection with
Subsequently, n+ source regions 29 are formed in upper portions of the epitaxial layer via an implantation and diffusion process. The formation of the BPSG (borophosphosilicate glass) regions 30 typically includes the processing steps of deposition, masking and etching processes, covering polysilicon regions 28 and a portion of the oxide regions 27. Finally a metal contact layer (e.g., aluminium) is deposited, forming source contact 31. The resulting structure is shown in
Although the present invention has been described in terms of the presently preferred embodiment, it is to be understood that such disclosure is not to be interpreted as limiting. Various alternations and modifications will no doubt become apparent to those skilled in the art after reading the above disclosure. Accordingly, it is intended that the appended claims be interpreted as covering all alternations and modifications as fall within the true spirit and scope of the invention.