Claims
- 1. A method of forming an MOS transistor comprising the steps of:
- forming a conductive gate overlying and insulated from a top surface of a semiconductor material of a first conductivity type, said conductive gate being a mesh having a plurality of substantially identical openings, each of said openings approximating an elongated diamond shape having a long diagonal and a short diagonal,
- doping said gate and said openings with a dopant of a second conductivity type, using said gate as a mask to form source regions and drain regions of said MOS transistor self-aligned with said gate,
- said source regions and said drain regions being located in alternate rows of said openings, where each row is along the direction of said short diagonal of said openings,
- regions of said semiconductor material underlying said gate being of said first conductivity type to form channel regions of said MOS transistor;
- forming a first conductive strip of material overlying and electrically contacting central portions of a first row of said source regions, said first conductive strip for being connected to a source voltage; and
- forming a second conductive strip of material overlying and electrically contacting central portions of a second row of said drain regions adjacent to said first row of said source regions.
- 2. The method of claim 1 wherein a ratio of said long diagonal to said short diagonal is equal to or greater than approximately 1.2.
- 3. The method of claim 1 wherein a ratio of said long diagonal to said short diagonal is equal to or greater than approximately 1.5.
- 4. The method of claim 1 wherein each of said openings is a parallelogram having two internal angles within the range of approximately 45.degree. to 85.degree. and two internal angles within the range of approximately 135.degree. and 95.degree..
- 5. The method of claim 1 wherein said first conductivity type is an N type.
- 6. The method of claim 1 wherein said first conductivity type is a P type.
- 7. The method of claim 1 wherein said semiconductor material is an epitaxial layer.
- 8. The method of claim 1 wherein said semiconductor material is a well region of said first conductivity type.
- 9. The method of claim 1 wherein each of said openings is formed to have internal angles being multiples of 45.degree. so as to approximate a diamond shape.
- 10. The method of claim 1 further comprising the step of forming a silicide on a surface of said source regions and said drain regions.
Parent Case Info
This application is a division of application Ser. No. 08/155,029, filed Nov. 19, 1993, now U.S. Pat. No. 5,355,008.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
62-242364A |
Oct 1987 |
JPX |
2-161755 |
Jun 1990 |
JPX |
4-38878 |
Feb 1992 |
JPX |
4-111360 |
Apr 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
155029 |
Nov 1993 |
|