Claims
- 1. A method of manufacturing a semiconductor device, comprising steps of:(a) forming a first conductive film over a memory cell forming region and a peripheral circuit region of a semiconductor substrate; (b) patterning said first conductive film in said memory cell forming region to form a first conductor pattern; (c) forming an insulating film over said first conductor pattern, said memory cell forming region and said first conductive film of said peripheral circuit region and polishing said insulating film to form a first insulating film on non-patterned portions of said first conductor pattern; (d) forming a second conductor pattern over said first conductor pattern, said first insulating film and said first conductive film of said peripheral circuit region; (e) forming a second insulating film over said second conductor pattern; (f) forming a second conductive film over said second insulating film; and (g) patterning said second conductive film, said second conductor pattern, said first conductor pattern and said first conductive film of said peripheral circuit region at said memory cell forming region and said peripheral circuit region, wherein, in said step (g), said second conductive film of said memory cell forming region is patterned to form a control gate electrode of a memory cell, wherein, in said step (g), said first conductor pattern and said second conductor pattern of said memory cell forming region are patterned to form a floating gate electrode of said memory cell, and wherein, in said step (g), at least said first conductive film and said second conductor pattern of said peripheral circuit region are patterned to form a gate electrode of a MISFET.
- 2. A method of manufacturing a semiconductor device according to claim 1, further comprising the step of:(h) between said step (f) and said step (g), forming an opening in said second insulating film, wherein, in said step (g), said second conductive film of said peripheral circuit region is patterned so as to be electrically connected to said gate electrode of said MISFET through said opening.
- 3. A method of manufacturing a semiconductor device according to claim 2, further comprising the step of:(g) between said step (d) and said step (e), forming an opening in said second insulating film, wherein, in said step (f), said second conductive film of said peripheral circuit region is patterned so as to be electrically connected to said gate electrode of said MISFET through said opening.
- 4. A method of manufacturing a semiconductor device according to claim 1, wherein said second conductor pattern serving as said floating gate electrode of said memory cell is formed to extend over said first insulating film.
- 5. A method of manufacturing a semiconductor device according to claim 1, wherein in said step (c), said insulating film is comprised of a fluid silicon oxide film containing phosphorus or boron.
- 6. A method of manufacturing a semiconductor device, comprising steps of:(a) forming a first conductive film over a memory cell forming region and a peripheral circuit region of a semiconductor substrate; (b) patterning said first conductive film in said memory cell forming region to form a first conductor pattern; (c) forming an insulating film over said first conductor pattern, said memory cell forming region and said first conductive film of said peripheral circuit region and polishing said insulating film to form a first insulating film on non-patterned portions of said first conductor pattern; (d) forming a second insulating film over said first conductor pattern and said first conductive film in said peripheral circuit region; (e) forming a second conductive film over said second insulating film; and (f) patterning said second conductive film, said first conductor pattern and said first conductive film at said memory cell forming region and said peripheral circuit region, wherein, in said step (f), said second conductive film of said memory cell forming region is patterned to form a control gate electrode of a memory cell, wherein, in said step (f), said first conductor pattern of said memory cell forming region is patterned to form a floating gate electrode of said memory cell, and wherein, in said step (f), at least said first conductive film of said peripheral circuit region is patterned to form a gate electrode of a MISFET.
- 7. A method of manufacturing a semiconductor device according to claim 6, wherein in said step (c), said insulating film is comprised of comprised of a fluid silicon oxide film containing phosphorus or boron.
- 8. A method of manufacturing a semiconductor device, comprising steps of:(a) forming a first conductive film over a memory cell forming region and a peripheral circuit region of a semiconductor substrate; (b) patterning said first conductive film in said memory cell forming region to form a first conductor pattern; (c) forming a first insulating film over said first conductor pattern, said memory cell forming region and said first conductive film of said peripheral circuit region and removing said first insulating film to bury said first insulating film on non-patterned portions of said first conductor pattern; (d) forming a second insulating film over said first conductor pattern and said first conductive film in said peripheral circuit region; (e) forming a second conductive film over said second insulating film; and (f) patterning said second conductive film, said first conductor pattern and said first conductive film at said memory cell forming region and said peripheral circuit region, wherein, in said step (f), said second conductive film of said memory cell forming region is patterned to form a control gate electrode of a memory cell, wherein, in said step (f), said first conductor pattern of said memory cell forming region is patterned to form a floating gate electrode of said memory cell, and wherein, in said step (f), at least said first conductive film of said peripheral circuit region is patterned to form a gate electrode of a MISFET.
- 9. A method of manufacturing a semiconductor device according to claim 8, further comprising the step of:(g) between said step (d) and said step (e), forming an opening in said second insulating film, wherein, in said step (f), said second conductive film of said peripheral circuit region is patterned so as to be electrically connected to said gate electrode of said MISFET through said opening.
Priority Claims (2)
Number |
Date |
Country |
Kind |
9-77175 |
Mar 1997 |
JP |
|
8-182102 |
Jul 1997 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 09/402,078, filed Feb. 7, 2000, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
002714 |
Doan |
Jun 1842 |
A |
5427966 |
Komori et al. |
Jun 1995 |
A |
5946548 |
Hashimoto et al. |
Aug 1999 |
A |
Foreign Referenced Citations (12)
Number |
Date |
Country |
62-52971 |
Mar 1987 |
JP |
2-25069 |
Jan 1990 |
JP |
2-72672 |
Mar 1990 |
JP |
4-229655 |
Aug 1992 |
JP |
7-142618 |
Jun 1995 |
JP |
7-147389 |
Jun 1995 |
JP |
7-201189 |
Aug 1995 |
JP |
8-51108 |
Feb 1996 |
JP |
8-107158 |
Apr 1996 |
JP |
8-172174 |
Jul 1996 |
JP |
8-213572 |
Aug 1996 |
JP |
98-00710 |
Oct 1998 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/402078 |
Feb 2000 |
US |
Child |
10/011731 |
|
US |