Claims
- 1. A method for manufacturing a semiconductor device having a planarized surface, comprising:
- a first step of preparing a semiconductor substrate having a high density interconnection region including a convex pattern having a planarized portion and a low density interconnection region, at the periphery of the high density region, comprising a concave portion;
- a second step of forming an insulating film on said semiconductor substrate to cover said convex pattern and to fill in said concave portion;
- a third step of selectively etching away a portion of said insulating film located on said planarized portion of said convex pattern so as to leave a remaining frame-shaped insulating film, having a width of 1-500 .mu.m, at least on said outer periphery of said convex pattern; and
- a fourth step of polishing said remaining insulating film by chemical/mechanical polishing method, thereby planarizing the surface of the semiconductor device.
- 2. The method according to claim 1, wherein
- said etching in said third step is performed so that the width of said frame-shaped insulating film is in a range of 1-100 .mu.m.
- 3. The method according to claim 1, wherein
- a two-dimensional shape of said convex pattern is substantially a quadrangle, and
- length of a shortest side of said quadrangle is at least 100 .mu.m.
- 4. The method according to claim 1, wherein
- a surface of said convex pattern is covered with a silicon oxide film prior to formation of the insulating film in said second step.
- 5. The method according to claim 1, wherein
- said insulating film includes a silicon oxide film.
- 6. The method according to claim 1, wherein
- said insulating film includes a phosphorus doped silicon oxide film.
Parent Case Info
This application is a division of application Ser. No. 08/298,296 filed Aug. 31, 1994 now U.S. Pat. No. 5,500,558.
US Referenced Citations (12)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0111651 |
Jun 1984 |
EPX |
59-136934 |
Dec 1984 |
JPX |
0303742 |
Dec 1989 |
JPX |
02-219264 |
Nov 1990 |
JPX |
0030052 |
May 1993 |
JPX |
06-21244 |
Apr 1994 |
JPX |
Non-Patent Literature Citations (3)
Entry |
S. Wolf, "Silicon Processingt for the VLSI Era -- vol. II,"Lattice Press CA., U.S.A., pp. 238-239. |
Patent Abstracts of Japan, Kokai # 06-021245 (Jan. 28, 1994), vol. 18, No. 225 (E-1541) Apr. 22, 1994. |
Patent Abstracts of Japan, Kokai # 02-219264 (Aug. 31, 1990) vol. 14, No. 520 (E-1002) Nov. 14, 1990. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
298296 |
Aug 1994 |
|