Claims
- 1. A method for producing a semiconductor device comprising sequentially the steps of:forming a MOS semiconductor device on a silicon substrate, the MOS semiconductor device including a silicide layer; after forming the silicide layer, forming a first insulating film covering the MOS semiconductor device; forming a capacitor element on the first insulating film, the capacitor element comprising a lower electrode, an upper electrode, and a capacitor film interposed between the lower electrode and the upper electrode, and the capacitor film comprising a ferroelectric material; forming a second insulating film covering the first insulating film and the capacitor element; forming contact holes through the first insulating film and the second insulating film over the MOS semiconductor device and the capacitor element; and forming an interconnection layer on the second insulating film for electrically connecting the MOS semiconductor device and the capacitor element to each other, wherein a bottom portion of the interconnection layer comprises a conductive material other than titanium.
- 2. A method according to claim 1, wherein the silicide layer comprises one of a titanium silicide, a cobalt silicide, a chromium silicide, a molybdenum silicide, a tungsten silicide, a tantalum silicide, a palladium silicide, a platinum silicide, a vanadium silicide, and a zirconium silicide.
- 3. A method according to claim 1, wherein the interconnection layer comprises one of a multilayer structure including a titanium nitride layer, an aluminum layer and a titanium nitride layer in this order from the silicon substrate; a multilayer structure including a tungsten nitride layer, an aluminum layer and a titanium nitride layer in this order from the silicon substrate; a multilayer structure including a tantalum nitride layer, an aluminum layer and a titanium nitride layer in this order from the silicon substrate; and a multilayer structure including a tungsten nitride layer, an aluminum layer and a titanium nitride layer in this order from the silicon substrate.
- 4. A method according to claim 1, wherein the upper electrode comprises an iridium oxide layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-311745 |
Nov 1997 |
JP |
|
Parent Case Info
This application is a divisional of U.S. patent application Ser. No. 09/190,906 filed Nov. 12, 1998.
US Referenced Citations (6)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0 503 078 |
Sep 1992 |
EP |
0 690 507 |
Jan 1996 |
EP |
0 697 717 |
Feb 1996 |
EP |
0 720 213 |
Jul 1996 |
EP |
0 731 503 |
Sep 1996 |
EP |
0 753 764 |
Jan 1997 |
EP |
9505259 |
May 1995 |
KR |
Non-Patent Literature Citations (2)
Entry |
European Search Report for EP 98 12 1156 dated Feb. 26, 1999. |
“VLSI Technology, Second Edition”, Mc Graw-Hill International Editions XP-002092408, pp. 378-385, 1988. |