Claims
- 1. A method of manufacturing an insulated a gate field effect semiconductor device, comprising the step of forming a gate insulating film comprising a material represented as SiO.sub.x N.sub.y added with chlorine by utilizing chlorosilane or dichlorosilane as a precursor gas, wherein the distribution of N is varied in a thickness direction of the film so that concentration of N in said gate insulating film is greatest in an interface between said gate insulating film and a gate electrode to be formed in contact with said gate insulating film.
- 2. The method of manufacturing a semiconductor device of claim 1 wherein energy band gap of the material represented as SiO.sub.x N.sub.y is 5.3 to 7.0 eV, dielectric constant is 4 to 6, and x and y satisfy 0<x<2, 0<y<4/3 respectively.
- 3. A method of manufacturing an insulated gate field effect semiconductor device, comprising the step of forming a gate insulating film comprising a material represented as SiO.sub.x N.sub.y added with chlorine by utilizing chlorosilane or dichlorosilane as a precursor gas, wherein the distribution of N is varied in a thickness direction of the film so that concentration of N in said gate insulating film is greatest in both an interface between said gate insulating film and an active layer to be formed in contact with said gate insulating film and an interface between said gate insulating film and a gate electrode to be formed in contact with said gate insulating film.
- 4. A method of manufacturing an insulated gate field effect semiconductor device, comprising the step of forming a gate insulating film comprising a material represented as SiO.sub.x N.sub.y added with chlorine by utilizing chlorosilane or dichlorosilane as a precursor gas, wherein the distribution of N is varied in a thickness direction of the film so that concentration of N in said gate insulating film has a U-shape when graphed against position from a side of an active layer to be formed in contact with said gate insulating film to a side of a gate electrode to be formed in contact with said gate insulating film.
- 5. The method of claim 4 wherein concentration of N in said gate insulating film is the highest in both an interface between said gate insulating film and said active layer and an interface between said gate insulating film and said gate electrode.
Parent Case Info
This is a Divisional application of Ser. No. 08/261,920, filed Jun. 16, 1994, now U.S. Pat. No. 5,508,532.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
3-203329 |
Sep 1991 |
JPX |
4-12330 |
Jan 1992 |
JPX |
4-044274 |
Feb 1992 |
JPX |
4-304677 |
Oct 1992 |
JPX |
5-343694 |
Dec 1993 |
JPX |
Non-Patent Literature Citations (1)
Entry |
C.E. Morosanu et al., Thin Solid Films 88(4)(Apr. 1982)339 "Thermodynamic evaluation of CVD Si3N4 films prepared by nitridation of dichlorosilane". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
261920 |
Jun 1994 |
|