Claims
- 1. A process for forming self-aligned planarized contacts, with conducting plugs formed to regions of a semiconductor device formed in a major surface of a semiconductor, suitably isolated from adjacent devices, said plugs separated by dielectric material and terminating in the plane defined by the surface of said dielectric material, said process comprising:
- (a) forming a layer of resist on said surface of said conducting plugs and said dielectric material;
- (b) applying an anti-contact mask to said layer of resist to leave resist where contacts to said conducting plugs are required;
- (c) etching back exposed portions of said conducting plugs where no contacts thereto are required;
- (d) stripping said layer of resist; and
- (e) filling in said etch-back areas with a planarizing material to planarize the structure.
- 2. The process of claim 1 wherein said conducting plugs comprise polysilicon or tungsten.
- 3. The process of claim 1 wherein said interconnects are planar.
- 4. A process for forming self-aligned, planarized contacts, with conducting plugs formed to source, gate and drain regions of a field effect transistor formed in a major surface of a semiconductor, suitably isolated from adjacent transistors, said plugs separated by dielectric material, comprising:
- (a) forming a layer of resist on the surface of said conducting plugs and said dielectric material;
- (b) applying an anti-contact mask to leave resist where contacts to said conducting plugs are required;
- (c) etching back exposed portions of said conducting plugs where no contacts thereto are required;
- (d) stripping said layer of resist; and
- (e) filling in said etch-back areas with a planarizing material to planarize the structure.
- 5. The process of claim 4 wherein said conducting plugs comprise polysilicon or tungsten.
- 6. The process of claim 4 wherein said interconnects are planar.
- 7. A process for forming self-aligned, planarized contacts, with polysilicon plugs formed to source, gate and drain regions of a CMOS device formed in a major surface of a semiconductor, suitably isolated from adjacent devices, said plugs separated by dielectric material, comprising:
- (a) forming a layer of resist on the surface of said plugs and said dielectric material;
- (b) applying an anti-contact mask to leave resist where contacts to said polysilicon plugs are required;
- (c) etching back exposed portions of said polysilicon plugs where no contacts thereto are required;
- (d) stripping said layer of resist; and
- (e) filling in said etch-back areas with a planarizing material to planarize the structure.
- 8. The process of claim 7 wherein said interconnects are planar.
Parent Case Info
This is a division of application Ser. No. 07/127,733, filed Dec. 2, 1987, now abandoned.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
127733 |
Dec 1987 |
|