Claims
- 1. A method of manufacturing a bipolar transistor comprising the steps of:
- a) forming a collector region having a first conductivity type;
- b) forming a base having a second conductivity type over the collector region;
- c) forming an emitter contact having a first conductivity type over the emitter and an emitter having a first conductivity type over the base;
- d) forming an etching mask over a portion of said emitter;
- e) etching the surface of the transistor not covered by the etching mask to a depth below the base thereby providing a trench, wherein the step of forming an emitter contact is performed prior to etching the trench;
- f) forming an oxide layer over at least the trench;
- g) anisotropically etching the oxide layer without a mask to expose a portion of said collector region, thereby providing an oxide sidewall extending from below the upper surface of the collector region to the emitter; and
- h) forming a collector contact to said exposed portion of said collector region.
- 2. The method of claim 1 wherein the step of forming a collector region includes forming a buried layer having a first conductivity type and forming a collector having a first conductivity type over the buried layer.
- 3. The method of claim 2 further comprising the step of implanting a first conductivity type into the bottom of the trench to the buried layer prior to forming an oxide layer.
- 4. The method of claim 2 wherein the step of etching the trench includes etching to a depth below the collector.
- 5. The method of claim 1 further comprising the step of forming a base contact having a second conductivity type over the base.
- 6. The method of claim 5 further comprising the step of forming a unitary contiguous dielectric sidewall between the emitter contact and the base contact.
- 7. The method of claim 1 further comprising the step of forming a layer having a first conductivity type over the trench.
- 8. The method of claim 1 wherein the step of forming the emitter contact includes forming a polysilicon layer.
- 9. The method of claim 8 wherein the step of forming the emitter contact includes forming a nitride layer over the polysilicon layer prior to etching the trench.
- 10. The method of claim 9 further comprising the steps of depositing an additional layer of polysilicon to form said trench; and
- planarizing the surface of the transistor after the trench is etched.
Parent Case Info
This is a Continuation of Ser. No. 07/849,914, filed Mar. 12, 1992, now abandoned, which is a Division of application Ser. No. 557,446, filed Jul. 23, 1990, now U.S. Pat. No. 5,124,775.
US Referenced Citations (13)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0354153 |
Feb 1990 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
557446 |
Jul 1990 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
849914 |
Mar 1992 |
|