Claims
- 1. A method of manufacturing a bipolar transistor including the steps of defining a polycrystalline silicon mesa of one conductivity type on an unoxidised surface of a first monocrystalline region of the opposite conductivity type disposed in a monocrystalline silicon semiconductor substrate of the one conductivity type; performing an oxidation process to produce an oxide layer over the semiconductor substrate, part of which oxide layer extends over the mesa including the top and sidewalls thereof and part of which extends over adjoining portions of the semiconductor substrate; providing a photoresist layer over the oxide layer; patterning the photoresist layer to define one part of a two part contact region implementation mask, the other part of the mask being comprised by the part of the oxide layer on at least one sidewall of the mesa, and to remove the photoresist layer from said at least one sidewall, between which mask parts is defined a window for contact region implantation; subsequently implanting a contact region, of the opposite conductivity type, through the oxide layer exposed by said window and into the substrate in contact with the first region, the contact region being of monocrystalline silicon and being self-aligned with the mesa as a result of using the part of the oxide layer on the at least one sidewall of the mesa directly as part of the contact region implantation mask; and further including the step of removing the patterned photoresist layer.
- 2. A method as claimed in claim 1, wherein the first region is implanted into the substrate through another oxide layer disposed thereon via a window in a masking layer and wherein at least a part of the other oxide layer exposed by the window in the masking layer is subsequently removed.
- 3. A method as claimed in claim 2, wherein the mesa is defined from a layer of polycrystalline silicon deposited on the substrate subsequent to the removal of the at least a part of the other oxide layer exposed by the window in the masking layer.
- 4. A method as claimed in claim 3, wherein the mesa definition comprises appropriately masking the polycrystalline silicon layer and dry etching.
- 5. A method as claimed in claim 3, further including the step of defining a polycrystalline silicon contact alignment mesa from said layer of polycrystalline silicon simultaneously with said polycrystalline silicon mesa, the sidewalls and top of the alignment mesa being oxidised during said oxidation process.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8507602 |
Mar 1985 |
GBX |
|
Parent Case Info
This application is a division of Ser. No. 07/071,474, filed 7/8/87, now abandoned, which was a division of Ser. No. 06/831,257, filed 2/20/86, now U.S. Pat. No. 4,745,080.
US Referenced Citations (4)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0108361 |
Jun 1984 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Cuthbertson et al., "Self-Aligned Transistors with Polysilicon Emitters for Bipolar VLSI", IEEE, vol. ED 32, No. 2, 2/85, pp. 242-247. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
71474 |
Jul 1987 |
|
Parent |
831257 |
Feb 1986 |
|