Claims
- 1. A method of manufacturing a complementary bipolar transistor, comprising the steps of:
- selectively performing ion implantation on one major surface of a p.sup.- type silicon substrate to form an n type first buried layer having a thickness;
- selectively performing ion implantation on said one major surface to form an n.sup.+ type second buried layer having a thickness which is smaller than the thickness of the first buried layer, said second buried layer being deposited complementarily to said first buried layer on said one major surface;
- selectively performing ion implantation on said first buried layer to form a p.sup.+ type third buried layer;
- forming an n.sup.- type impurity region by epitaxial growth on said first and third buried layers and on said second buried layer;
- forming an insulative trench extending from the surface of said impurity region through to the vicinity of said substrate for dividing said impurity region into a first active region including said third buried layer and a second active region other than the first active region;
- forming a PNP transistor in said first active region; and
- forming an NPN transistor in said second active region;
- wherein during said ion implantation to form said first buried layer, ions are implanted through a mask film which is placed on said p.sup.- type silicon substrate and which includes a selectively formed opening;
- said method of manufacturing a complementary bipolar transistor further comprising the step of forming an oxide film above said first buried layer by oxidizing said p.sup.- type silicon substrate while leaving said mask film where placed on said p.sup.- type silicon substrate, said oxidizing of said p.sup.- type silicon substrate being performed after said ion implantation to form said first buried layer but before said ion implantation to form said second buried layer, and
- wherein ions are implanted using said oxide film as a mask during said ion implantation to form said second buried layer.
- 2. A method of manufacturing a complementary bipolar transistor as defined in claim 1, wherein said PNP transistor is a vertical transistor.
- 3. A method of manufacturing a complementary bipolar transistor as defined in claim 1, wherein said ion implantation for forming said first buried layer employs phosphorus ions at a dose in the order of 10.sup.13 to 10.sup.14 cm.sup.-2.
- 4. A method of manufacturing a complementary bipolar transistor as defined in claim 1, wherein said ion implantation for forming said third buried layer employs boron ions at a dose in the order of 10.sup.14 cm.sup.-2.
- 5. A method of manufacturing a semiconductor device, comprising the steps of:
- selectively introducing impurities to one major surface of a first conductivity type semiconductor substrate to form a second conductivity type first buried layer having an impurity concentration and a thickness;
- selectively introducing impurities to said one major surface to form a second conductivity type second buried layer having an impurity concentration which is higher than the impurity concentration of the first buried layer and a thickness which is smaller than the thickness of the first buried layer, said second buried layer being deposited complementary to and in contact with said first buried layer on said one major surface;
- selectively introducing impurities onto said first buried layer to form a first conductivity type third buried layer;
- forming a second conductivity type region by epitaxial growth on said first and third buried layers and on said second buried layer;
- forming an insulating trench extending from the surface of said second conductivity type region through to the vicinity of said substrate for dividing said second conductivity type region into a first active region including said third buried layer and a second active region other than the first active region;
- forming a first semiconductor device in said first active region; and
- forming a second semiconductor device in said second active region, the conductivity type of said second semiconductor device being inverse to that of said first semiconductor device.
- 6. A method of manufacturing a complementary bipolar transistor, comprising the steps of:
- selectively performing ion implantation on one major surface of p.sup.- type silicon substrate to form an n type first buried layer having a thickness;
- selectively performing ion implantation on said one major surface to form an n.sup.+ type second buried layer having a thickness which is smaller than the thickness of the first buried layer, said second buried layer being deposited complementarily to and in contact with said first buried layer on said one major surface;
- selectively performing ion implantation on said first buried layer to form a p.sup.+ type third buried layer;
- forming an n.sup.- type impurity region by epitaxial growth on said first and third buried layers and on said second buried layer;
- forming an insulative trench extending from the surface of said impurity region through to the vicinity of said substrate for dividing said impurity region into a first active region including said third buried layer and a second active region other than the first active region;
- forming a PNP transistor in said first active region; and
- forming an NPN transistor in said second active region.
- 7. A method of manufacturing complementary bipolar transistor as defined in claim 6, wherein said PNP transistor is a vertical transistor.
- 8. A method of manufacturing a complementary bipolar transistor as defined in claim 6, wherein said ion implantation for forming said first buried layer employs phosphorus ions at a dose in the order of 10.sup.13 to 10.sup.14 cm.sup.-2.
- 9. A method of manufacturing a complementary bipolar transistor as defined in claim 6, wherein said ion implantation for forming said third buried layer employs boron ions at a dose in the order of 10.sup.14 cm.sup.-2.
- 10. A method of manufacturing a complementary bipolar transistor as defined in claim 6, wherein during said ion implantation to form said first buried layer, ions are implanted through a mask film which is placed on said p.sup.- type silicon substrate and which includes a selectively formed opening,
- said method of manufacturing a complementary bipolar transistor further comprising the step of forming an oxide film above said first buried layer by oxidizing said p.sup.- type silicon substrate while leaving said mask film as it is placed on said p.sup.- type silicon substrate, said oxidizing of said p.sup.- type silicon substrate being performed after said ion implantation to form said first buried layer but before said ion implantation to form said second buried layer, and
- ions are implanted using said oxide film as a mask during said ion implantation to form said second buried layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-47171 |
Mar 1991 |
JPX |
|
Parent Case Info
This is a division, of application Ser. No. 07/764,765, filed on Sep. 24, 1991, now U.S. Pat. No. 5,218,227.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
764765 |
Sep 1991 |
|