Claims
- 1. A method of manufacturing a semiconductor device comprising a semiconductor body which is provided at a surface with a transistor comprising a gate structure, by which method a patterned layer is applied defining the area of the gate structure, and a dielectric layer is applied in such a way, that the thickness of the dielectric layer next to the patterned layer is substantially equally large or larger than the height of the patterned layer, which dielectric layer is removed over part of its thickness until the patterned layer is exposed, after which the patterned layer is subjected to a material removing treatment, thereby forming a recess in the dielectric layer, and a conductive layer is applied filling the recess, which conductive layer is shaped into the gate structure, characterized in that, prior to the application of the conductive layer, a contact window is provided in the dielectric layer, which contact window is filled with the conductive layer, which conductive layer is locally shaped into a contact structure establishing electrical contact with at least one of a source and drain zone on the surface of the semiconductor body.
- 2. A method as claimed in claim 1, characterized in that the patterned layer is removed completely in the material removing treatment and an insulating layer is applied in the recess at the area of the gate structure, which insulating layer provides a gate dielectric of the transistor.
- 3. A method as claimed in claim 2, characterized in that the insulating layer is applied by depositing a layer of a dielectric material having a dielectric constant higher than that of silicon oxide.
- 4. A method as claimed in claim 1, characterized in that the conductive layer is applied by depositing a layer comprising a metal or a combination of metals.
- 5. A method as claimed in claim 4, characterized in that the conductive layer is applied as a double-layer consisting of a layer composed of the metal or the combination of metals and on top thereof a layer acting as an adhesion layer, a barrier layer, or an adhesion layer and a barrier layer.
- 6. A method as claimed in claim 1, characterized in that the conductive layer, which fills the recess at the area of the gate structure and the contact window at the area of the contact structure, is subjected to a maskless material removing treatment until the conductive layer overlying the dielectric layer is removed.
- 7. A method as claimed in claim 1, characterized in that impurities are introduced via the recess at the area of the gate structure into the semiconductor body in a self-registered way by using the dielectric layer as a mask.
- 8. A method as claimed in claim 1, characterized in that, after shaping the conductive layer into the gate structure and the contact structure, a further dielectric layer is applied, in which further dielectric layer vias are etched exposing at least part of the gate structure and at least part of the contact structure, which vias are filled by applying a further conductive layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
99204374 |
Dec 1999 |
EP |
|
Parent Case Info
This application is a continuation of application Ser. No. 09/738,917 filed Dec. 14, 2000.
US Referenced Citations (13)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0810647 |
Dec 1997 |
EP |
0838849 |
Apr 1998 |
EP |
0929105 |
Jul 1999 |
EP |
06053237 |
Feb 1994 |
JP |
0117008 |
Mar 2001 |
WO |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/738917 |
Dec 2000 |
US |
Child |
10/100595 |
|
US |