Claims
- 1. A method of manufacturing a complementary MOSFET semiconductor device including a field effect transistor circuit, which method comprises:
- forming a plurality of gate electrodes on respective surfaces of a plurality of active regions of a semiconductor substrate provided with p-type and n-type wells with gate insulating films interposed therebetween, including at least a first gate electrode of an nMOS transistor formed on a p-type well and a second gate electrode of a pMOS transistor formed on an n-type well, each of said nMOS and pMOS transistors comprising source and drain regions, and each source and drain region of each of said transistors comprising a first impurity region and a second impurity region having an impurity concentration greater than that of said first impurity region;
- forming sidewall spacers on respective sidewalls of said plurality of gate electrodes by performing a plurality of depositions of oxide insulating films including at least one simultaneous deposition of an oxide insulating film on said plurality of gate electrodes including said first and second gate electrodes, and anisotropically etching a plurality of times, wherein the number of insulating layers and sidewall spacers formed on said second sate electrode are greater than those formed on said first gate electrode; and
- implanting n-type impurity ions and p-type impurity ions into said p-type and n-type wells respectively using either said first and second gate electrodes or both of said first and second gate electrodes and said sidewall spacers as masks, thereby forming source and drain regions,
- said implanting impurity ions carried out by covering said active region provided with said p-type well with a resist film at least once, thereby making the offset of the source and drain regions of said nMOS formed in said p-type well smaller than that of said source and drain regions of said pMOS formed in said n-type well.
- 2. A method of manufacturing a complementary MOSFET semiconductor device in accordance with claim 1, wherein boron ions are employed as said p-type impurity ions, and phosphorus or arsenic ions are employed as said n-type impurity ions.
- 3. A method of manufacturing a complementary MOSFET semiconductor device including a field effect transistor circuit, which method comprises:
- forming a plurality of gate electrodes on respective surfaces of a plurality of active regions of a semiconductor substrate provided with p-type and n-type regions with gate insulating films interposed therebetween, including at least a first gate electrode of an NMOS transistor formed on a p-type region and a second gate electrode of a PMOS transistor formed on an n-type region, each of said NMOS and PMOS transistors comprising source and drain regions, and each source and drain region of each of said transistors comprising a first impurity region and a second impurity region having an impurity concentration greater than that of said first impurity region;
- forming sidewall spacers on respective sidewalls of said plurality of gate electrodes by performing a plurality of depositions of oxide insulating films including at least one simultaneous deposition of an oxide insulating film on said plurality of gate electrodes including said first and second gate electrodes, and anisotropically etching a plurality of times, wherein the number of insulating layers and sidewall spacers formed on said second gate electrode are greater than those formed on said first gate electrode; and
- implanting n-type impurity ions and p-type impurity ions into said p-type and n-type regions respectively using either said first and second gate electrodes or both of said first and second gate electrodes and said sidewall spacers as masks, thereby forming source and drain regions,
- said implanting impurity ions carried out by covering said active region provided with said p-type region with a resist film at least once, thereby making the offset of the source and drain regions of said NMOS formed in said p-type region smaller than that of said source and drain regions of said PMOS formed in said n-type region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-89508 |
Apr 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/426,422 filed Apr. 19, 1995, now abandoned which is a continuation of application Ser. No. 08/087,437 filed Jul. 8, 1993, now abandoned which is a division application Ser. No. 07/675,593 filed Mar. 28, 1991 now U.S. Pat. No. 5,254,866.
US Referenced Citations (9)
Foreign Referenced Citations (11)
Number |
Date |
Country |
0240781 |
Oct 1987 |
EPX |
0244607 |
Nov 1987 |
EPX |
0396357 |
Nov 1990 |
EPX |
0409561 |
Jan 1991 |
EPX |
61-5571 |
Jan 1986 |
JPX |
63-226055 |
Sep 1988 |
JPX |
63-246865 |
Oct 1988 |
JPX |
0065235 |
Mar 1990 |
JPX |
0292833 |
Dec 1990 |
JPX |
403268435 |
Nov 1991 |
JPX |
2257563 |
Jan 1993 |
GBX |
Non-Patent Literature Citations (2)
Entry |
Wolf, "Silicon Processing for the VLSI Era", vol. II, pp. 432-441, 1990. |
Wolf, "Silicon Processing for the VLSI Era vol. 2: Process Integration", Lattice Press, pp. 368-373, 1990. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
675593 |
Mar 1991 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
426422 |
Apr 1995 |
|
Parent |
87437 |
Jul 1993 |
|