Number | Date | Country | Kind |
---|---|---|---|
5-277034 | Nov 1993 | JPX |
This application is a continuation of application Ser. No. 08/552,980, filed Nov. 3, 1995 abandoned; which is a divisional of application Ser. No. 08/336,648, filed Nov. 4, 1994 abandoned, the entire disclosure of which is hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4870475 | Endo et al. | Sep 1989 | |
4980308 | Hayashi et al. | Dec 1990 | |
5130772 | Choi | Jul 1992 | |
5140391 | Hayashi et al. | Aug 1992 | |
5294821 | Iwamatsu | Mar 1994 | |
5324980 | Kusunoki | Jun 1994 | |
5359219 | Hwang | Oct 1994 | |
5376559 | Mukai | Dec 1994 | |
5389806 | Hickernell et al. | Feb 1995 | |
5402373 | Aritome et al. | Mar 1995 | |
5482877 | Rhee | Jan 1996 |
Number | Date | Country |
---|---|---|
61-78169 | Apr 1986 | JPX |
2-294076 | Dec 1990 | JPX |
Entry |
---|
Nishihara et al., A Buried Capacitor DRAM Cell with Bonded SOI for 256M and 1Gbit DRAMS, IEDM 92, pp. 803-806, Dec. 1992. |
Yamaguchi et al., "A High-Speed 0.6-.mu.m 16K CMOS Gate Array on a Thin SIMOX Film", IEEE Trans. on Electron Devices, vol. 40, No. 1, Jan. 1993, pp. 179-185. |
Tanaka et al., "Device/Circuit Simulation of Double-gate SOI-MOSFET", Tech. Rept. of IEICE, SDM92-142, 1993, pp. 1-13. |
Tanaka et al., "Analysis of P+ Poly Si Double-gate Thin-Film SOI MOSFETs", IEEE 1991, pp. 26.6.1-26.6.4. |
Nishihara et al., "A Buried Capacitor DRAM Cell with Bonded SOI for 356M and 1Gbit DRAMs", IEEE, 1992, pp. 32.2.1-32.2.4. |
Koyama, "A Novel Cell Structure for Giga-bit EPROMs and Flash Memories Using Polysilicon Thin Film Transistors", IEEE, 1992, pp. 44-45. |
Number | Date | Country | |
---|---|---|---|
Parent | 336648 | Nov 1994 |
Number | Date | Country | |
---|---|---|---|
Parent | 552980 | Nov 1995 |