Claims
- 1. A method of manufacturing a semiconductor device, the method comprising the steps of:
- forming an element dividing insulation layer to divide a substrate having a first conductivity type into element regions and insulation regions between the element regions;
- forming a gate insulation layer on the element regions;
- forming a first semiconductor layer of the first conductivity type on the gate insulation layer above a channel formation layer, the first semiconductor layer having a first work function;
- forming an insulation layer on the first semiconductor layer;
- patterning the first semiconductor layer and the insulation layer;
- forming a second semiconductor layer of a second conductivity type opposite to the first conductivity type on side walls of the patterned first semiconductor layer and the patterned insulation layer, using the patterned insulation layer to protect the patterned first semiconductor layer, the second semiconductor layer having a second work function larger than said first work function of the first semiconductor layer;
- forming a gate electrode including the patterned first layer, the patterned insulation layer and the second semiconductor layer; and
- forming source and drain regions by diffusing a high concentration semiconductor impurity having a second conductivity type different from said first conductivity type so that said second semiconductor layer partially overlaps at least one of said source and drain regions.
- 2. A method of manufacturing a semiconductor device, the method comprising the steps of:
- forming a gate oxide layer on a silicon substrate of n-type conductivity type;
- forming a first polysilicon layer, of n.sup.+ -type conductivity type to which a high concentration of phosphorus is added, at an intermediate position of a channel formation region of the silicon substrate on the gate oxide layer to form a first portion of a gate electrode, the first polysilicon layer having a first work function;
- forming an oxide layer by chemical vapor deposition (CVD) as an insulation layer on an upper surface of the first polysilicon layer to form a second portion of said gate electrode;
- forming a second polysilicon layer, of p.sup.+ -type conductivity type to which a high concentration of boron is added on side walls of the first polysilicon layer and the oxide layer to form a third portion of said gate electrode, the second polysilicon layer having a second work function larger than said first work function of the first polysilicon layer; and
- forming on both sides of the channel formation layer of the silicon substrate a p.sup.+ -type conductivity type impurity diffusion layer to which a high concentration of boron is added, to form source and drain regions so that said second polysilicon layer partially overlaps at least one of said source and drain regions.
- 3. The method of claim 2, including the steps of:
- forming a first impurity addition layer by implanting a low concentration of phosphorus ions, said first impurity addition layer formed near an upper surface of the silicon substrate under the first polysilicon layer; and
- forming a second impurity addition layer for adjusting a threshold value by implanting a concentration of phosphorus ions higher than said low concentration of the first impurity addition layer, said second impurity addition layer formed between the first impurity addition layer and the upper surface of the silicon substrate.
- 4. A method of manufacturing a semiconductor device, the method comprising the steps of:
- forming a gate oxide layer on a silicon substrate of n-type conductivity type;
- forming a first polysilicon layer, of n.sup.+ -type conductivity type to which a high concentration of phosphorus is added, at an intermediate position of a channel formation region of the silicon substrate on the gate oxide layer to form a first portion of a gate electrode, the first polysilicon layer having a first work function;
- forming an oxide layer by chemical vapor deposition (CVD) as an insulation layer on an upper surface of the first polysilicon layer to form a second portion of said gate electrode;
- forming a second polysilicon layer, of p.sup.+ -type conductivity type to which a high concentration of boron is added on side walls of the first polysilicon layer and the oxide layer to form a third portion of said gate electrode, the second polysilicon layer having a second work function larger than said first work finction of the first polysilicon layer; and
- forming on both sides of the channel formation layer of the silicon substrate a p.sup.- -type conductivity type impurity diffusion layer to which a low concentration of boron is added, and forming, on both outer sides of the p.sup.- -type conductivity type impurity diffusion layers, a p.sup.- -type conductivity type impurity diffusion layer to which a high concentration of boron is added, to form a source region using a first pair of said p.sup.+ -type and p.sup.- -type impurity diffusion layers and a drain region using a second pair of said p.sup.+ -type and p.sup.- -type impurity diffusion layers so that said second polysilicon layer partially overlaps at least one of said p.sup.+ -type impurity diffusion layers of said source and drain regions.
- 5. The method of claim 4, including the steps of:
- forming a first impurity addition layer by implanting a low concentration of phosphorus ions, said first impurity addition layer formed near an upper surface of the silicon substrate under the first polysilicon layer; and
- forming a second impurity addition layer for adjusting a threshold value by implanting a concentration of phosphorus ions higher than said low concentration of the first impurity addition layer, said second impurity addition layer formed between the first impurity addition layer and the upper surface of the silicon substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-292774 |
Oct 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/514,826, filed Aug. 14, 1995, now abandoned, which is a division of application Ser. No. 08/146,717, filed Nov. 1, 1993, now U.S. Pat. No. 5,466,958.
US Referenced Citations (4)
Foreign Referenced Citations (4)
Number |
Date |
Country |
56-12773 |
Feb 1981 |
JPX |
1232765 |
Sep 1989 |
JPX |
020135 |
Jan 1990 |
JPX |
234936 |
Feb 1990 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
146717 |
Nov 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
514826 |
Aug 1995 |
|