Claims
- 1. In a semiconductor device, the improvement comprising a first semiconductor substrate of a first conductivity type and a second semiconductor substrate of a second conductivity type, which is bonded to said first semiconductor substrate, wherein an emitter region of the first conductivity type is formed in the bonding surface of said second substrate and a total amount per unit area of impurity of said emitter region is 1 .times. 10.sup.13 /cm.sup.2 to 2 .times. 10.sup.15 /cm.sup.2, the thickness of said emitter region is 7 .mu.m or less, and a number of crystal defects exist on the bonding interface, so that an emitter injection efficiency is lowered.
- 2. A semiconductor device according to claim 1, in which said first and second semiconductor substrates are doped with lifetime killer.
- 3. A semiconductor device according to claim 1, in which the thickness of said emitter region is 3 to 6 .mu.m.
- 4. A semiconductor device according to claim 1, in which the resistivity of said first semiconductor substrate is 0.01 to 0.05 .OMEGA..multidot.cm, and the thickness of said emitter is 3 to 7 .mu.m.
- 5. A semiconductor device according to claim 1, in which said first and second semiconductor substrates have different indices of a plane.
- 6. A semiconductor device according to claim 1, in which a total amount per unit area of impurity of said emitter is 1 .times. 10.sup.14 /cm.sup.2 to 1 .times. 10.sup.15 /cm.sup.2.
- 7. A conductivity modulation type MOS filed effect transistor, comprising a semiconductor substrate of a first conductivity type and a second semiconductor substrate of a second conductivity type, which is bonded to said first semiconductor substrate, wherein an emitter region of the first conductivity type is formed in the bonding surface of said second substrate and a total amount per unit area of impurity of said emitter region is 1 .times. 10.sup.13 /cn.sup.2 to 2 .times. 10.sup.15 /cm.sup.2, the thickness of said emitter region is 7 .mu.m or less, a number of crystal defects exist on the bonding interface, so that an emitter injection efficiency is lowered, source and drain regions are formed in the surface of the second substrate, a gate insulating layer is formed on the surface of the second substrate, and a gate electrode is formed on the gate insulating layer.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-43562 |
Feb 1987 |
JPX |
|
62-330063 |
Dec 1987 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 07/161,097, on Feb. 26, 1988. U.S. Pat. No. 4,935,386.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-076557 |
Apr 1987 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
161097 |
Feb 1988 |
|