1. Field of the Invention
The present invention relates to an analog semiconductor integrated circuit device having a sensor or a power management function, and to a method of manufacturing the semiconductor integrated circuit device.
2. Description of the Related Art
When an analog semiconductor integrated circuit device having a sensor or a power management function is composed of MOS transistors, a so called multi-Vth method, in which a plurality of threshold voltages (hereinafter, referred to as Vth) of the MOS transistor, instead of one, are used, is generally applied in order to carry out complicated analog signal processing and to cover various input voltage ranges.
In a conventional semiconductor integrated circuit device as shown in
In the prior art, a plurality of photolithography steps and a plurality of ion implanting steps to attain a multi-Vth device have increased the cost for manufacturing and have elongated a manufacturing period, which turns to be a problem in product delivery. Further, since the number of steps cannot be increased unnecessarily, it is essentially impossible to attain multi-Vth having too many threshold voltages.
The present invention has an object to provide a method of manufacturing a semiconductor integrated circuit device in which fine Vth control is realized by adding a few steps.
In order to solve the above problems, the present invention employs the following means.
(1) A method of manufacturing a MOS transistor, including the steps of: forming a gate electrode; forming an insulating film on the gate electrode and on regions to be a source and a drain respectively; forming the source and the drain; and selectively forming a nitride film on the insulating film.
(2) A method of manufacturing a semiconductor integrated circuit device, in which the nitride film is formed by low-pressure chemical vapor deposition (CVD) and has a thickness of 50 nm or more.
According to the present invention, only adding one step can attain sufficiently many Vth's, and the product delivery can be shortened at the same level as in the case of the product that uses a non-multi-Vth method. The detailed mechanism will be described later.
In the accompanying drawings:
Description will be made of an embodiment of the present invention with reference to the drawings.
A difference between the first MOS transistor and the second MOS transistor is that the first MOS transistor has a nitride film 108 arranged to extend over the gate electrode and the source. A nitride film is generally not arranged as shown in the second MOS transistor. When a nitride film is arranged to overlap with both the gate electrode and the source, Vth increases in an NMOS while Vth decreases in a PMOS. That is, an absolute value of Vth increases in both cases. In a MOS transistor, an interface trap generally exists at the interface between the semiconductor substrate and the gate insulating film, and the interface trap has a high density in an overlap region of the gate electrode and the source or drain. In a sintering process in an atmosphere containing hydrogen that proceeds an alloying reaction between a wiring metal and a semiconductor or in the formation of a protection film containing hydrogen such as a plasma nitride film, hydrogen diffuses through the insulating film and reaches the interface between the semiconductor substrate and the gate insulating film to terminate the interface level to lower the trap density.
When the nitride film 108 is formed by low-pressure CVD, when the nitride film is arranged to overlap with the gate electrode and the source, the nitride film suppresses hydrogen diffusion to prevent lowering of the interface level density, and Vth remains high in absolute value in the MOS having the above layout. The present invention utilizes this phenomenon. The first MOS transistor 101 shown in
The same effect as above can be obtained even when the nitride film is arranged to overlap with the drain and the gate electrode. Increase in Vth is, however, small, when the MOS transistor operates in a saturated, and it is more effective to arrange the nitride film to overlap with the source and the gate electrode. Considering an alignment error in a photo step, each overlap amount of the nitride film 108 to the gate electrode and the source needs to be 0.2 μm or more.
Next, description will be made of a method of manufacturing the structure of the present invention with reference to the drawings.
Next, as shown in
SubsequentlY, as shown in
Next, as shown in
The photoresist is then removed and formation of an intermediate insulating film, contact hole formation to obtain electrical connection between a wiring metal and an element, formation of the wiring metal, and formation of a final protective film are performed to complete the semiconductor integrated circuit device shown in
As described above, according to the manufacturing method of the present invention, a semiconductor device having sufficiently many Vth's can be realized without increase in cost and in manufacturing period, and an analog semiconductor integrated circuit device with high added value and high function can be provided.
Number | Date | Country | Kind |
---|---|---|---|
2004-233807 | Aug 2004 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4368085 | Peel | Jan 1983 | A |
4814854 | Tigelaar et al. | Mar 1989 | A |
5051794 | Mori | Sep 1991 | A |
5716875 | Jones et al. | Feb 1998 | A |
5783475 | Ramaswami | Jul 1998 | A |
5936279 | Chuang | Aug 1999 | A |
5981332 | Mandelman et al. | Nov 1999 | A |
6214673 | Grebs et al. | Apr 2001 | B1 |
6239014 | Liaw | May 2001 | B1 |
6399512 | Blosse et al. | Jun 2002 | B1 |
6531350 | Satoh et al. | Mar 2003 | B2 |
6656853 | Ito | Dec 2003 | B2 |
6682994 | Johnson et al. | Jan 2004 | B2 |
6696340 | Furuhata | Feb 2004 | B2 |
7226838 | Kim | Jun 2007 | B2 |
7227231 | Osanai | Jun 2007 | B2 |
7352046 | Osanai | Apr 2008 | B2 |
20020000605 | Liu et al. | Jan 2002 | A1 |
20020009866 | Jang et al. | Jan 2002 | A1 |
20020037615 | Matsuo | Mar 2002 | A1 |
20040219751 | Satoh et al. | Nov 2004 | A1 |
20050190628 | Osanai | Sep 2005 | A1 |
20060014389 | Osanai | Jan 2006 | A1 |
20060033159 | Osanai | Feb 2006 | A1 |
20060267106 | Chao et al. | Nov 2006 | A1 |
20090263972 | Balseanu et al. | Oct 2009 | A1 |
Number | Date | Country |
---|---|---|
01106470 | Apr 1989 | JP |
03198348 | Aug 1991 | JP |
05183156 | Jul 1993 | JP |
Number | Date | Country | |
---|---|---|---|
20060079043 A1 | Apr 2006 | US |