Claims
- 1. A method of manufacturing a semiconductor integrated circuit device having a DRAM including word lines, bit lines, capacitor elements, and memory cell selection transistors using the word line as a gate electrode, formed over a semiconductor substrate, comprising the steps of(a) forming a first cap insulating film and a first sidewall spacer of the word line; (b) forming a first interlayer insulating film over the first cap insulating film and the first sidewall spacer; (c) etching the first interlayer insulating film to form a first contact hole exposing a first semiconductor region of the memory cell selection transistor in a self-alignment manner with the word lines; (d) forming a first conductor film in the first contact hole; (e) etching the first interlayer insulating film to form a second contact exposing a second semiconductor region of the memory cell selection transistor in a self alignment manner with the word lines; (f) forming a second conductor film over the first interlayer insulating film and in the second contact hole; (g) forming a first insulating film over the second conductor film; (h) patterning the second conductor film and the first insulating film to form the bit line and a second cap insulating film of the bit line; (i) forming second sidewall spacers of the bit line; (j) forming a second interlayer insulating film over the bit line; (k) forming a first mask film over the second interlayer insulating film (l) forming an opening in the first mask film; (m) forming a second mask film on the first mask film and in the opening; (n) removing a part of the second mask film to form a sidewall mask film on a side surface of the opening in the first mask film; (o) etching the second interlayer insulating film to form a third contact hole; and (p) forming the capacitor element over the second interlayer insulating film, electrically connected to the first conductor film via the third contact hole; whereinin the steps (c) and (e), an etching rate of the first interlayer insulating film is larger than an etching rate of the first cap insulating film and the first sidewall spacer of the word line; in the step (o), the first mask film and the sidewall mask film are used as an etching mask; and permittivity of the second cap insulating film and the second sidewall spacer of the bit line is smaller than permittivity of the first cap insulating film and the first sidewall spacer of the word line.
- 2. A method of manufacturing a semiconductor integrated circuit device according to claim 1, whereinthe first cap insulating film and the first sidewall spacer of the word line are comprised of silicon nitride; and the second cap insulating film and the second sidewall spacer of the bit line are comprised of silicon oxide.
- 3. A method of manufacturing a semiconductor integrated circuit device according to claim 2, whereinthe first mask film and the second mask film are comprised of poly crystal silicon; and the second interlayer insulating film is comprised of silicon oxide.
- 4. A method of manufacturing a semiconductor integrated circuit device according to claim 3, whereina diameter of the opening after the step (n) is smaller than a diameter of the opening in the step (I).
- 5. A method of manufacturing a semiconductor integrated circuit device according to claim 3, whereinthe third contact hole and the second sidewall spacer are not in contact with each other.
- 6. A method of manufacturing a semiconductor integrated circuit device according to claim 3, whereinin the step (n), the part of the second mask film is removed by an anisotropic etching process.
- 7. A method of manufacturing a semiconductor integrated circuit device according to claim 3, whereinthe first mask film and the sidewall mask film are used as a lower electrode of the capacitor element.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-135534 |
May 1996 |
JP |
|
Parent Case Info
This application is a Divisional application of application Ser. No. 08/862,320, filed May 23, 1997, now abandoned the contents of which are incorporated herein by reference in their entirety.
US Referenced Citations (9)