T. Ohguro. et al., High Performance RF Characteristics of Raised Gate/Source/Drain CMOS with Co Salicide, 1998 Symposium on VLSI Technology Digest of Technical Papers, pp. 136-137. |
Y. Kinoshita, et al., An Advanced 0.25 μm BiMOS Process Integration Technology for Multi-GHz Communication LSIs, ULSI Device Development Labs., Silicon System Research Labs, and C&C Media Research Labs, NEC Corporation, IEEE BCTM 4.3, pp. 72-75. |
Jiunn-Yann Tsai, et al., DIBL Considerations of Extended Drain Structure for 0.1 μm MOSFET's, Department of Electrical and Computer Engineering, North Carolina State University, Raleigh, NC 27695-7911, Publisher Item Identifier S 0741-3106(96)05317-7, IEEE Electron Device Letters, vol. 17, No. 7, Jul. 1996. |
Takahiro Onai, et al., 12-ps ECL Using Low-Base-Resistance Si Bipolar Transistor by Self-Aligned Metal/IDP Technology, Publisher Item Identifier S 0018-9383(97)08301-9, IEEE Transactions on Electron Devices, vol. 44, No. 12, Dec. 1997. |
H. Wakabayashi, et al., A High Performance 0.1 μm CMOS with Elevated Salicide using Novel Si-SEG Process, Silicon Systems Research Laboratories, IEDM 97-99—97-102. |