Claims
- 1. A method of producing a capacitor electrode with an underlying barrier structure, the method which comprises:depositing a barrier layer on a semiconductor substrate; forming a barrier structure from the barrier layer with a lithographic mask and an etching step; depositing a barrier incorporation layer covering the barrier structure and surrounding regions; removing the barrier incorporation layer with chemical mechanical polishing until the barrier structure is uncovered; and forming the capacitor electrode above the barrier structure.
- 2. The method according to claim 1, wherein the step of forming the capacitor electrode comprises:depositing an electrode incorporation layer above the planarized barrier incorporation layer; producing an electrode patterning hole, which uncovers the barrier structure, in the electrode incorporation layer with a lithographic mask and an etching step; depositing a layer made of electrode material completely filling the electrode patterning hole into and surrounding the electrode patterning hole; and forming the capacitor electrode from the electrode material layer by chemical mechanical polishing.
- 3. The method according to claim 1, wherein said step of forming said capacitor electrode comprises:depositing a layer of electrode material above the planarized barrier incorporation layer; and forming the capacitor electrode from the electrode material layer with a lithographic mask and an etching step.
- 4. The method according to claim 1, which comprises forming a contact layer structure below the barrier structure from a layer sequence containing two contact layers.
- 5. The method according to claim 4, which comprises forming an upper layer of the contact layer structure from Ir.
- 6. The method according to claim 4, which comprises forming a lower layer of the contact layer structure from Ti.
- 7. The method according to claim 1, which comprises forming the barrier layer from IrO2.
- 8. The method according to claim 1, which comprises forming the electrode material layer from Pt.
- 9. A method of producing a capacitor electrode with an underlying barrier structure, the method which comprises:forming an insulation layer with a contact hole on a semiconductor substrate; depositing a barrier incorporation layer on the insulation layer and the contact hole; producing a barrier patterning hole in the barrier incorporation layer with a lithographic mask and an etching step; depositing a barrier layer into and surrounding and completely filling the barrier patterning hole; forming the barrier structure from the barrier layer with a CMP planarization step; and forming the capacitor electrode.
- 10. The method according to claim 9, wherein the step of forming the capacitor electrode comprises:depositing an electrode incorporation layer above the planarized barrier incorporation layer; producing an electrode patterning hole, uncovering the barrier structure, in the electrode incorporation layer with a lithographic mask and an etching step; producing a layer of electrode material completely filling the electrode patterning hole in and surrounding the electrode patterning hole; and forming the capacitor electrode from the electrode material layer by chemical mechanical polishing.
- 11. The method according to claim 9, wherein the step of forming the capacitor electrode comprises:depositing a layer of electrode material above the planarized barrier incorporation layer; and forming the capacitor electrode from the electrode material layer with a lithographic mask and an etching step.
- 12. The method according to claim 9, which comprises:forming the barrier layer to line a bottom and a wall of the barrier patterning hole while maintaining a depression; depositing an electrode material layer above the barrier layer; and forming the capacitor electrode from an overlying electrode material layer during the CMP planarization step.
- 13. The method according to claim 9, which comprises forming a contact layer structure below the barrier structure from a layer sequence containing two contact layers.
- 14. The method according to claim 13, which comprises forming an upper layer of the contact layer structure from Ir.
- 15. The method according to claim 13, which comprises forming a lower layer of the contact layer structure from Ti.
- 16. The method according to claim 9, which comprises forming the barrier layer from IrO2.
- 17. The method according to claim 9, which comprises forming the electrode material layer from Pt.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 50 540 |
Oct 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE00/03662, filed Oct. 16, 2000, which designated the United States.
US Referenced Citations (22)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0 488 283 |
Jun 1992 |
EP |
0 834 912 |
Apr 1998 |
EP |
0 838 852 |
Apr 1998 |
EP |
1 017 096 |
Jul 2000 |
EP |
WO 9927581 |
Jun 1999 |
WO |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/03662 |
Oct 2000 |
US |
Child |
10/127618 |
|
US |