Claims
- 1. A method for making an integrated circuit comprising the steps of:
- making a dielectric opening in a dielectric, said dielectric opening being etched in the presence of a patterned photoresist layer, said photoresist layer having a photoresist opening with a first dimension,
- said etching comprising a first step of isotropic etching followed by a second step of essentially anisotropic etching, and
- prior to deposition of said photoresist layer, there being an additional layer deposited on said dielectric, the material of said additional layer being selected to enchance adhesion of said photoresist layer, said additional layer being etched to create an additional layer opening with a second dimension prior to said etching of said dielectric, said second dimension remaining substantially equal to said first dimension during both said isotropic and said anisotropic etching.
- 2. The method of claim 1 in which said dielectric comprises a material selected from the group consisting of silicon dioxide, silicon nitride, silicon oxynitride, aluminum oxide, borosilicate glass, phosphosilicate glass, and borophosphosilicate glass.
- 3. The method of claim 1 in which said additional layer comprises a material selected from the group consisting of silicon, silicon nitride, titanium nitride, titanium oxide, titanium oxynitride, and titanium-tungsten.
- 4. The method of claim 3, said additional layer having a thickness in the range from 100 to 200 angstroms.
- 5. The method of claim 1 in which said dielectric consists essentially of silicon dioxide, and in which a fluorocarbon chemistry is used for anisotropic etching.
- 6. The method of claim 1 in which essentially anisotropic etching is effective by reactive-ion etching.
- 7. The method of claim 1, integrated-circuit design rule being less than or equal to 3 micrometers.
- 8. The method of claim 1, further comprising making at least two said dielectric openings, said dielectric openings having centers which are spaced apart by less than or equal to 5 micrometers.
- 9. The method of claim 1 in which said dielectric material is conformally deposited.
- 10. The method of claim 1 in which said dielectric material has been planarized.
- 11. The method of claim 1, said dielectric opening exposing semiconductor material.
- 12. The method of claim 1, said dielectric opening exposing a conductor material.
Parent Case Info
This application is a continuation of application Ser. No. 07/387,254, filed on July 28, 1989 now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
2738384 |
Mar 1978 |
DEX |
57-58321 |
Apr 1982 |
JPX |
57-83034 |
May 1982 |
JPX |
Non-Patent Literature Citations (1)
Entry |
SPIE, vol. 772 (1987), "Tapered Wet Etching of Contacts Using a Trilayer Silox Structure," M. P. Karnett, pp. 166-171. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
387254 |
Jul 1989 |
|