The present invention relates generally to semiconductor fabrication and more specifically to methods of fabricating side wall spacers.
As semiconductor devices shrink to 0.18 μm, 0.15 μm and 0.13 μm design rules and beyond, the side wall spacer width performance is sensitive to electric test parameters such as Isat N(P), Rser (N)P and RS N+P+. This will also affect the wafer acceptance test (WAT) parameters and subsequent silicide formation.
Composite side wall spacer formation is more complex in the etching module and the spacer width is difficult to control with different pattern densities. This results in unstable Isat and/or silicide bridging issues.
U.S. Pat. No. 6,268,253 B1 to Yu describes a removable spacer process.
U.S. Pat. No. 5,899,722 to Huang describes a double spacer process.
U.S. Pat. No. 5,879,998 to Krivokapic describes a short channel device with double spacers.
Accordingly, it is an object of one or more embodiments of the present invention to provide an improved method of controlling side wall spacer width.
Other objects will appear hereinafter.
It has now been discovered that the above and other objects of the present invention may be accomplished in the following manner. Specifically, a structure having a gate electrode portion formed thereover is provided. The gate electrode portion having a top and opposing side walls. Initial spacers are formed over the opposing side walls of the gate electrode portion. The initial spacers each having an initial width that is less than the target width. The difference between the initial width of the initial spacers and the target width is determined. A second spacer layer is formed upon the initial spacers and the structure. The second spacer layer having a thickness that is equal to the determined difference between the initial width of the initial spacers and the target width. At least the second spacer layer is etched from over the initial spacers and the structure to leave second spacer layer portions extending from the initial spacers to form the final spacers.
The present invention will be more clearly understood from the following description taken in conjunction with the accompanying drawings in which like reference numerals designate similar or corresponding elements, regions and portions and in which:
Unless otherwise specified, all structures, layers, steps, methods, etc. may be formed or accomplished by conventional steps or methods known in the prior art.
Initial Structure—
As shown in
Gate electrode portion 14 has a thickness of preferably from about 1000 to 3000 Å and more preferably from about 1700 to 2300 Å and is preferably comprised of polysilicon (poly).
Gate oxide layer 12 has a thickness of preferably from about 125 to 175 Å, more preferably from about 140 to 160 Å and most preferably about 150 Å and is preferably comprised of low-pressure TEOS (LPTEOS), TEOS, PECVD or SACVD and is more preferably LPTEOS.
Structure 10 is preferably a silicon substrate and is understood to possibly include a semiconductor wafer or substrate.
First spacer layer 16 has a thickness of preferably from about 250 to 350 Å, more preferably from about 280 to 320 Å and most preferably about 300 Å and is preferably comprised of SiN.
It is noted that an optional composite ONO (silicon oxide/silicon nitride/silicon oxide) layer may be formed underneath first spacer layer 16.
Oxide Wet Dip—
As shown in
Feed-Forward
The (initial) width 22 of the spacer portion 18 of the first spacer layer 16 extending as at 17 from the gate electrode portion 14 is determined and compared to the target spacer 32 width 30. As shown in
Preferably, the (initial) width 22 of the spacer portion 18 of the first spacer layer 16 is intentionally formed to be less than the target spacer 32 width 30. The ability to precisely control the width 30 of the target/composite spacer 32 is possible through good thickness control of the second spacer layer/second SiN spacer layer 31.
Formation of Second Spacer Layer 31—
As shown in
The width 30 of target spacer 32 is preferably from about 100 to 800 Å and more preferably from about 200 to 700 Å. Within these ranges, the WAT parameters (device current (Isat), Rs) show good performance.
The second spacer layer 31 is preferably comprised of the same material as is the first spacer layer 16 and is preferably SiN.
Etching of the Second Spacer Layer 31 to Form the Target Spacer 32—
As shown in
Further Processing—
Further processing may then proceed. For example, as shown in
Respective silicide portions may also be formed over the final spacers 32.
Advantages of the Present Invention
The advantages of one or more embodiments of the present invention include:
While particular embodiments of the present invention have been illustrated and described, it is not intended to limit the invention, except as defined by the following claims.
Number | Name | Date | Kind |
---|---|---|---|
5863824 | Gardner et al. | Jan 1999 | A |
5879998 | Krivokapic | Mar 1999 | A |
5899722 | Huang | May 1999 | A |
6190961 | Lam et al. | Feb 2001 | B1 |
6268253 | Yu | Jul 2001 | B1 |
6492275 | Riley et al. | Dec 2002 | B1 |
Number | Date | Country | |
---|---|---|---|
20050064722 A1 | Mar 2005 | US |