Claims
- 1. A method of making a memory device on a semiconductor substrate comprising the steps of:
- forming a memory storage cell comprising:
- a transistor having gate, source and drain electrodes, said transistor comprising said substrate, at least one storage capacitor having a storage node plate connecting to one of said source or drain electrodes;
- forming a dielectric layer over said storage cell; and
- heating said substrate, said storage cell and said dielectric layer in a gas ambient comprising nitrogen sufficiently to at least partially anneal said dielectric layer and said substrate.
- 2. A method of making a memory device on a semiconductor substrate comprising the steps of:
- forming a memory storage cell comprising:
- a transistor having gate, source and drain electrodes said transistor comprising said substrate, at least one storage capacitor having a storage node plate connecting to one of said source or drain electrodes;
- forming a dielectric layer over said storage cell; and
- annealing said dielectric layer in the presence of a gas ambient comprising at least one of nitrogen, oxygen or fluorine.
- 3. The method of claim 1 wherein said step of heating comprises annealing conditions of using said gas ambient in a rapid thermal processing system at a temperature of at least 650.degree. C.
- 4. The method of claim 1 wherein said step of heating is a single rapid thermal processing cycle.
- 5. The method of claim 1 wherein said step of heating comprises annealing conditions of using said gas ambient in a furnace at a temperature of at least 650.degree. C.
- 6. The method of claim 1 wherein said gas ambient comprises NH.sub.3.
- 7. The method of claim 1 wherein said gas ambient comprises gases from an oxygen/nitrogen gas species.
- 8. The method of claim 7 wherein said oxygen/nitrogen gas species is a gas selected from the group consisting of N.sub.2 O, NO, O.sub.x, and N.sub.x O.sub.y.
- 9. The method of claim 1 wherein said gas ambient comprises a combination of NH.sub.3 and N.sub.2 O.
- 10. The method of claim 1 wherein said step of heating comprises exposing said memory device to NH.sub.3 and followed by exposing said memory device to N.sub.2 O.
- 11. The method of claim 1 wherein said step of heating comprises exposing said memory device to N.sub.2 O and followed by exposing said memory device to NH.sub.3.
- 12. The method of claim 1 further comprising the addition of a fluorine gas to said gas ambient.
- 13. The method of claim 2 wherein said step of annealing comprises annealing conditions of using said gas ambient in a rapid thermal processing system at a temperature of at least 650.degree. C.
- 14. The method of claim 2 wherein said step of annealing is a single rapid thermal processing cycle.
- 15. The method of claim 2 wherein said step of annealing comprises annealing conditions of using said gas ambient in a furnace at a temperature of at least 650.degree. C.
Parent Case Info
This application is a divisional to U.S. patent application Ser. No. 08/759,152, filed Nov. 27, 1996, now U.S. Pat. No. 5,780,364, which is a continuation of U.S. patent application Ser. No. 08/353,768, filed Dec. 12, 1994, abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0024481 |
Feb 1980 |
JPX |
0085829 |
Jul 1981 |
JPX |
0153751 |
Nov 1981 |
JPX |
0174927 |
Jul 1987 |
JPX |
0207932 |
Aug 1989 |
JPX |
0170430 |
Jul 1990 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
759152 |
Nov 1996 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
353768 |
Dec 1994 |
|