Claims
- 1. A method for fabricating a P-type metal oxide semiconductor field effect transistor in a semiconductor substrate, said method comprising the steps of:forming a gate oxide layer on said substrate; forming a first silicon layer over said gate oxide layer; forming a second silicon layer over said first silicon layer and in situ doping N type dopant therein; forming a third silicon layer over said second silicon layer for serving as a stacked silicon layer in conjunction with said first and second silicon layer; pattering said stacked silicon layer for forming a gate structure; implanting P-type ions into said gate structure and said substrate adjacent to said gate structure to form source and drain structure; and thermally treating said gate structure and said substrate, thereby achieving shallow junctions of said source and drain structure in said substrate.
- 2. The method of claim 1, further comprising follow steps before forming said source and drain structure:implanting ions into said substrate, thereby forming doped regions to serve as lightly doped source and drain of said transistor; forming a dielectric layer over said gate structure; and etching said dielectric layer to form side-wall spacers encompassed aid gate structure.
- 3. The method of claim 1, wherein said first silicon layer, second silicon layer, and third silicon layer are from a material of polysilicon.
- 4. The method of claim 1, wherein said first silicon layer, second silicon layer, and third silicon layer are from a material of amorphous-silicon.
- 5. The method of claim 4, wherein said first silicon layer, second silicon layer, and third silicon layer of amorphous-silicon are converted into polysilicon during said thermally treating process.
- 6. The method of claim 1, wherein each silicon layer of said first silicon layer, second silicon layer, and third silicon layer has a thickness from about 200 to 1000 Angstroms.
- 7. The method of claim 1, wherein said first silicon layer and third silicon layers are formed through a Chemical Vapor Deposition employing silane as a silicon source material at a temperature between 450˜620 centigrade degrees.
- 8. The method of claim 1, wherein said second silicon layer is formed through a Chemical Vapor Deposition method employing silane as a silicon source material at a temperature between 450˜620 centigrade degrees in an ambient of said N type dopant gas, thereby in situ doping said N type dopant into said second silicon layer.
- 9. The method of claim 1, wherein said N type dopant comprises a phosphorus ion.
- 10. The method of claim 1, wherein said N type dopant comprises an arsenic ion.
- 11. The method of claim 1, wherein said N type dopant is doped in a condition between about 1×1017˜1×1019 cm−3.
- 12. The method of claim 1, after said thermally treating step, wherein said N type dopant is segregated in boundaries of said first silicon layer and second silicon layer as well as said second silicon layer and third silicon layer, thereby serving as diffusion barriers for suppressing boron penetration.
- 13. A method for fabricating a metal oxide semiconductor field effect transistor in a semiconductor substrate, said method comprising the steps of:forming a gate oxide layer on said substrate; forming a first silicon layer over said gate oxide layer; forming a second silicon layer over said first silicon layer and in situ doping N type dopant therein; forming a third silicon layer over said second silicon layer for serving as a stacked silicon layer in conjunction with said first and second silicon layer; pattering said stacked silicon layer for forming a gate structure; implanting ions into said gate structure and said substrate, thereby forming doped regions to serve as lightly doped source and drain of said transistor; forming a dielectric layer over said gate structure; etching said dielectric layer to form side-wall spacers encompassed said gate structure; second implanting ions into said gate structure and said substrate for forming source and drain structure adjacent to said gate structure in said substrate; and thermally treating said gate structure and said substrate, thereby driving said N type dopant to boundaries of said first silicon layer and said second silicon layer as well as said second silicon layer and said third silicon layer, thereby serving as diffusion barriers for suppressing boron penetration.
- 14. The method of claim 13, wherein said first silicon layer, second silicon layer, and third silicon layer are from a material of polysilicon.
- 15. The method of claim 13, wherein said first silicon layer, second silicon layer, and third silicon layer are from a material of amorphous-silicon.
- 16. The method of claim 15, wherein said first silicon layer, second silicon layer, and third silicon layer of amorphous-silicon are converted into polysilicon during said thermally treating process.
- 17. The method of claim 13, wherein said N type dopant is doped in a condition between about 1×1017˜1×1019 cm−3.
Parent Case Info
This application is a continuation-in-part of U.S. patent application Ser. No. 09/020,229, filed Feb. 6, 1998, now U.S. Pat. No. 6,096,614.
US Referenced Citations (8)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/020229 |
Feb 1998 |
US |
Child |
09/351876 |
|
US |