Claims
- 1. A method of forming a planarized semiconductor integrated circuit, comprising the steps of:
- forming a conductive area over a dielectric region;
- etching portions of the conductive area to form a plurality of conductive regions exposing a portion of the dielectric region;
- forming a conformal dielectric layer over the conductive regions and exposed dielectric region;
- forming a first spin-on-glass layer over the conformal dielectric layer;
- forming a second spin-on-glass layer over the first spin-on-glass layer; wherein the second spin-on-glass layer has a slower etch rate than the first spin-on-glass layer; and
- performing a partial etchback of the first and second spin-on-glass layers wherein a portion of the conformal dielectric layer is exposed, forming a planar surface.
- 2. The method of claim 1, wherein the dielectric region comprises a glass.
- 3. The method of claim 1, wherein the conformal dielectric layer comprises silicon dioxide.
- 4. The method of claim 1, wherein the etchback step comprises a plasma etchback.
- 5. The method of claim 1, wherein a remaining first spin-on-glass layer and a remaining second spin-on-glass layer are present after the performing step and further comprising the step of:
- depositing an interlevel dielectric layer on an exposed conductive area, the exposed conformal dielectric, the remaining first spin-on-glass layer, and the remaining second spin-on-glass layer.
- 6. The method of claim 5, wherein the interlevel dielectric comprises silicon dioxide.
- 7. The method of claim 1, wherein the first spin-on-glass layer is cured before the second spin-on-glass layer is formed.
- 8. The method of claim 1, wherein the second spin-on-glass layer is cured before the etchback step is performed.
- 9. The method of claim 1, wherein the first and second spin-on-glass layers are cured after the etchback step.
- 10. The method of claim 1, wherein the etchback step exposes an upper surface of the conductive area.
- 11. A method of forming a planarized semiconductor integrated circuit, comprising the steps of:
- forming a conductive area over a portion of a dielectric region, leaving an exposed dielectric region;
- forming a first spin-on-glass layer over the conductive area and exposed dielectric region;
- forming a second spin-on-glass layer over the first spin-on-glass layer; wherein the second spin-on-glass layer has a slower etch rate than the first spin-on-glass layer; and
- performing a partial etchback of the first and second spin-on-glass layers forming a planar surface.
- 12. The method of claim 11, wherein the conductive area comprises a plurality of metal signal lines.
- 13. The method of claim 11, wherein the dielectric region comprises glass.
- 14. The method of claim 11, wherein an exposed conductive area and a portion of the first and second spin-on-glass layers is present after performing a partial etchback and further comprising the step of:
- depositing an interlevel dielectric layer on the exposed conductive area and the portion of the first and second spin-on-glass layers.
- 15. The method of claim 11, further comprising the step of:
- forming a conformal dielectric layer over the conductive area before the first spin-on-glass layer is formed, wherein a portion of the conformal dielectric layer is exposed after the etchback step is performed.
- 16. The method of claim 15, wherein the conformal dielectric layer comprises silicon dioxide.
- 17. The method of claim 11, wherein the etchback step exposes an upper surface of the conductive area.
Parent Case Info
This is a Division of application Ser. No. 07/974,923, filed Nov. 12, 1992 now U.S. Pat. No. 5,331,117.
US Referenced Citations (11)
Divisions (1)
|
Number |
Date |
Country |
Parent |
974923 |
Nov 1992 |
|