Claims
- 1. A method of forming an isolation trench in a silicon-on-insulator wafer including a silicon layer overlying an insulator layer, comprising the steps of:
- etching through an opening in a masking layer that overlies said silicon layer to a surface of said insulator layer with an etchant that selectively etches said silicon layer at a higher rate compared with the rate at which it etches said insulator layer; and
- undercutting said silicon layer at said surface of said insulator layer continuing the etching process of said etching step for an interval so that walls formed in said silicon layer are outwardly curved where they meet said insulator layer.
- 2. A method of forming an isolation trench in a silicon-on-insulator wafer including a silicon layer overlying and insulator layer, comprising the steps of:
- etching a trench opening into said silicon layer through a masking layer that overlies said silicon layer, said trench opening forming top corners at the upper surface of said silicon layer and an outwardly curved rounded edge of said silicon layer at said insulator layer;
- removing a portion of said masking layer to expose a region of said silicon layer extending away from the top corners of said trench opening formed in said etching step; and
- etching said region of said silicon layer to form a curve at said top corners of said trench opening.
- 3. A method of forming an isolation trench in a silicon-on-insulator wafer including a silicon layer overlying an insulator layer, comprising the steps of:
- etching through a trench opening in a masking layer that overlies said silicon layer to said insulator layer with an etchant that selectively etches said silicon layer at a higher rate compared with the rate at which it etches said insulator layer and forming top corners at an upper surface of said silicon layer;
- undercutting said silicon layer at said surface of said insulator layer b continuing the etching of said previous step for an interval so that walls formed in said silicon layer are outwardly curved where said walls meet said insulator layer with said trench opening;
- removing a portion of said masking layer to expose a region of said silicon layer extending away from said top corners formed in said etching step;
- etching said region of said silicon layer to form a curve at said top corners of said trench opening.
- 4. A method of forming an isolation trench in a silicon-on-insulator wafer including a silicon layer overlying an insulator layer as in claim 2, including the further step of annealing said silicon-on-insulator wafer in a forming atmosphere.
- 5. A method of forming an isolation trench in a silicon-on-insulator wafer including a silicon layer overlying an insulator layer as in claim 3, including the further step of annealing said silicon-on-insulator wafer in a forming atmosphere.
Parent Case Info
"This application is a divisional of application Ser. No. 07/991,010, filed on Dec. 16, 1992", now abandoned.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
991010 |
Dec 1992 |
|