Methods for fabricating a 3-dimensional memory structure of nor memory strings

Information

  • Patent Grant
  • 11751391
  • Patent Number
    11,751,391
  • Date Filed
    Wednesday, July 21, 2021
    2 years ago
  • Date Issued
    Tuesday, September 5, 2023
    9 months ago
Abstract
A process for building a 3-Dimensional NOR memory array avoids the challenge of etching a conductor material that is aimed at providing local word lines at a fine pitch. The process defines the local word lines between isolation shafts that may be carried out at a lower aspect ratio than would be required for etching the conductor material.
Description
BACKGROUND OF THE INVENTION
1. Field of the Invention

The present invention relates to processes for manufacturing memory integrated circuits. In particular, the present invention relates to processes for fabricating thin-film storage transistors in a 3-dimensional memory structure formed on a planar surface of a semiconductor substrate.


2. Discussion of the Related Art

High density memory arrays, e.g., 3-dimensional arrays of NOR memory strings (“3-D NOR memory arrays”), have been disclosed in, for example, U.S. Patent Application Publication 2017/0092371A1 (“Structural Reference I”), entitled “Capacitive-Coupled Non-Volatile Thin-film Transistor Strings in Three-Dimensional Arrays,” and U.S. Patent Application Publication 2018/0366489A1 (“Structural Reference II”), entitled “3-Dimensional NOR Memory Array Architecture and Methods for Fabrication Thereof.” The disclosures of Structural References I and II (collectively, “Structural References”) are hereby incorporated by reference in their entireties. In addition to providing high memory density and capacity, these 3-D NOR memory arrays may be operated to provide memory circuits at highly desirable speeds that rival conventional memory circuits of much lower circuit densities and significantly higher power dissipation, e.g., as dynamic random-access memories (“DRAMs”).


In some examples in the Structural References, a 3-D NOR memory array includes numerous stacks of NOR memory strings, with each stack having numerous NOR memory strings stacked one on top of another. In that context, a NOR memory string includes numerous storage cells that share a common drain region (“common bit line”) and a common source region (“common source line”), the storage cells being provided on one or both sides along the length of the NOR memory string. Each storage cell is controlled by a conductor (“word line” or “local word line”) that runs substantially orthogonal to the memory string. Each word line may be shared by numerous storage cells in different NOR memory strings along its length and on opposite sides of the word line. However, to achieve high density in the 3-D NOR memory array requires a fine pitch between adjacent word lines. Etching conductors (e.g., tungsten) at a high aspect ratio (e.g., 50 or greater) is a challenging task.


SUMMARY

According to one embodiment of the present invention, a process that creates a NOR memory array with word lines that are separated by a very fine pitch include (i) providing over a planar surface of a semiconductor substrate first and second semiconductor structures separated by a trench having a predetermined width along a first direction that is substantially parallel the planar surface, each semiconductor structure may include multi-layer active strips each extending lengthwise along a second direction that is substantially orthogonal to the first direction, and which are stacked one on top of another along a third direction that is substantially normal to the planar surface, adjacent multi-layer active strips being electrically isolated from each other by a layer of an isolation material, wherein each active multi-layer strip may include first and second semiconductor layers of a first conductivity type separated by a dielectric material; (ii) recessing the sidewalls of the trench at the multi-layer strips along the first direction, thereby creating recesses between two layers of isolation material; (iii) providing in the recesses a predetermined material; (iv) filling the trench with a first filler material; (v) forming first and second shafts at a predetermined distance along the second direction by removing in each shaft a portion of each multi-layer strip from each of the first and second semiconductor structures and a portion of the second isolation material in the trench; (vi) filling the first and second shafts with a second filler material; (vii) removing the first filler material from the trench between the first and second shafts; and (viii) providing a charge-trapping layer conformally on the sidewalls of the trench and filling the remainder of the trench with a conductive material.


The first and second semiconductor layers of each multi-layer active strip, the charge-trapping layer, the conductive material may provide, respectively, a common bit line, a common source line, a charge storage layer and a gate electrode of a thin-film storage transistor in a NOR memory string. In one embodiment, the predetermined material may be a channel polysilicon material that serves as a channel region for a thin-film storage transistor. In another embodiment, the predetermined material is replaced after the word lines are formed to the final channel material, which may be sealed with a dielectric liner (e.g., an atomic layer deposition (ALD) silicon oxide liner).


The present invention avoids the challenge of etching a conductor material that is aimed at providing the local word lines at the fine pitch. Etching of the shafts that provide isolation between the thin-film storage transistors may proceed at a lower aspect ratio than would be required for etching the conductor material.


In one embodiment of the present invention, the first and second semiconductor layers may include N+-doped amorphous silicon or polysilicon, the third semiconductor layer may include P-doped amorphous or polysilicon, the isolation material may include silicon oxycarbide (SiOC) or silicon oxide, and the charge-trapping layer may include (i) a tunneling layer (e.g., any silicon oxide (SiOx), silicon nitride (SiN), silicon oxynitride (SiON), any aluminum oxide (AlOx), any hafnium oxide (HfOx), zirconium oxide (ZrOx), any hafnium silicon oxide (HfSixOy), any hafnium zirconium oxide (HfZrO), or any combination thereof); (ii) a charge storage layer (e.g., silicon nitride (SiN), hafnium oxide (HfO2), or hafnium silicon oxynitride (HfSiON)) and a blocking layer (e.g., any silicon oxide, aluminum oxide, or both). The conductive material may include a metal liner (e.g., titanium (Ti), titanium nitride (TiN), tantalum (Ta) or tantalum nitride (TaN)) and a refractory metal (e.g., tungsten (W), tungsten nitride (WN) or molybdenum (Mo)). The first filler material may include silicon oxide.


According to one embodiment of the present invention a cap (e.g., tungsten) may be provided to protect the charge-trapping layer and the local word line from subsequent process steps after they are formed. The shafts may be lined with a dielectric liner (e.g., silicon nitride) prior to filling by the second filler material (e.g., silicon oxide).


The present invention is better understood upon consideration of the detailed description below in conjunction with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a schematic top view of modular unit (“tile”) 100 in a memory structure that includes 3-D NOR memory arrays, in accordance with one embodiment of the present invention.



FIG. 2a(i) shows a cross section in the Z-X plane of memory structure 200 after depositions of numerous material layers (discussed below), in accordance with one embodiment of the present invention.



FIG. 2a(ii) illustrates successive recessing and etching steps to create staircase portion 102a or 102b of FIG. 1, in accordance with one embodiment of the present invention.



FIG. 2b shows resulting memory structure 200 in an X-Z plane cross section, after separation etch of P-doped amorphous silicon layer 250 is carried out, in accordance with one embodiment of the present invention.



FIG. 2c shows resulting memory structure 200 in an X-Z plane cross section, after silicon oxide 223 is deposited to fill trenches 216 and planarized.



FIG. 2d shows resulting memory structure 200 in an X-Z plane cross section, after second group of trenches 218 are formed, according to one embodiment of the present invention.



FIG. 2e shows resulting memory structure 200 in an X-Z plane cross section, after removal of SiN layers 204a and 204e from each active multi-layer 204, according to one embodiment of the present invention.



FIG. 2f shows resulting memory structure 200 in an X-Z plane cross section, after replacement of SiN layers 204a and 204e from each of active multi-layers 204 by conductive material 229, according to one embodiment of the present invention.



FIG. 2g shows resulting memory structure 200 in an X-Z cross section, after recessing conductive material 229, N+ amorphous semiconductor layers 204b and 204d and oxide layer 203 of each active multi-layer 204, according to one embodiment of the present invention.



FIG. 2h shows resulting memory structure 200 in an X-Z cross section, after deposition of channel polysilicon 250 into trenches 218, according to one embodiment of the present invention.



FIG. 2i shows resulting memory structure 200 in an X-Z cross section, after deposition of silicon oxide 223 into trenches 218, according to one embodiment of the present invention.



FIGS. 2j(i) and 2j(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2j(i)) of resulting memory structure 200, after shafts 263 are formed, according to one embodiment of the present invention.



FIGS. 2k(i) and 2k(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2k(i)) of resulting memory structure 200, after shafts 263 are filled by sacrificial silicon 265, according to one embodiment of the present invention.



FIGS. 2l(i) and 2l(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2l(i)) of resulting memory structure 200, after silicon oxide 223 is removed from trenches 218, according to one embodiment of the present invention.



FIGS. 2m(i) and 2m(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2m(i)) of resulting memory structure 200, after conductive material 272 is deposited into trenches 218, according to one embodiment of the present invention.



FIGS. 2n(i) and 2n(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2n(i)) of resulting memory structure 200, after cap 272t has been formed to protect charge-trapping layer 268, according to one embodiment of the present invention.



FIGS. 2o(i) and 2o(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2o(i)) of resulting memory structure 200, after sacrificial amorphous silicon 265 is removed, according to one embodiment of the present invention.



FIGS. 2p(i) and 2p(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2p(i)) of resulting memory structure 200, after silicon nitride liner 264 is removed, according to an alternative embodiment of the present invention.



FIGS. 2q(i) and 2q(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2q(i)) of resulting memory structure 200, after channel polysilicon 250 is removed, according to an alternative embodiment of the present invention.



FIGS. 2r(i) and 2r(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2r(i)) of resulting memory structure 200, after channel polysilicon 280 is deposited, according to an alternative embodiment of the present invention.



FIGS. 2s(i) and 2s(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2s(i)) of resulting memory structure 200, after channel polysilicon 280 is recessed, according to an alternative embodiment of the present invention.



FIGS. 2t(i) and 2t(ii) show, respectively, a top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2t(i)) of resulting memory structure 200, after ALD oxide liner 285 is deposited, according to an alternative embodiment of the present invention.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS


FIG. 1 is a schematic top view of modular unit (“tile”) 100 in a memory structure that includes 3-D NOR memory arrays, in accordance with one embodiment of the present invention. Tile 100 is typically formed on a planar surface of a semiconductor substrate, such as a monocrystalline epitaxial layer of a silicon wafer. In this detailed description, to facilitate visualization of the 3-dimensional structures, a rectilinear coordinate reference frame is used, which postulates the planar surface on an X-Y plane, and a normal of the planar surface in the Z-direction orthogonal to the X-Y plane.


In some examples, the semiconductor substrate may include support circuitry for the 3-D NOR memory arrays formed therein or thereon underneath the 3-D NOR memory arrays. Such support circuits may include both analog and digital circuits. Some examples of such support circuits include shift registers, latches, sense amplifiers, reference cells, power supply lines, bias and reference voltage generators, inverters, NAND, NOR, Exclusive-Or and other logic gates, input/output drivers, address decoders (e.g., bit line and word line decoders), other memory elements, data encoding and decoding circuits including, for example, error detection and correction circuits), sequencers and state machines. This detailed description begins with a semiconductor substrate in which such support circuits, if any, have already been formed in a conventional manner. This detailed description and the skill of those of ordinary skill in the art inform any constraints or relevant design options imposed or made available by the process or processes carried out in the formation of the support circuit of the semiconductor substrate on the various embodiments of the present invention, and vice versa.


As shown in FIG. 1, tile 100 includes “array” portion 101, which is provided between “staircase portions” 102a and 102b. The thin-film storage transistors of the NOR memory strings in tile 100 are formed in array portion 101 and staircase portions 102a and 102b allow connections through conductive vias to the common bit lines and, optionally, the common source lines also, of the NOR memory strings. (The Structural References disclose a scheme in which the common source lines are pre-charged to serve as virtual voltage reference source during programming, reading and erase operations, thereby obviating the need for a continuous electrical connection with the support circuitry during such operations.) In FIG. 1, array portion 101 and staircase portions 102a and 102b are not drawn to scale. For example, array portion 101 may be much larger in area than either of staircase portions 102a and 102b.



FIG. 2a(i) shows a cross section in the Z-X plane of memory structure 200 after depositions of numerous material layers (discussed below), in accordance with one embodiment of the present invention. Initially, a pad oxide 201 (e.g., a silicon oxide) is provided over the planar surface of the semiconductor substrate. Etch stop layer 202 (e.g., tungsten (W), tungsten nitride (WN), aluminum oxide (AlO) or aluminum nitride (AlN)) is then provided. Silicon oxycarbide (SiOC) layer 203 is then provided to isolate etch stop layer 202 from the next layer to be deposited. Thereafter, active multi-layers 204 (eight in total, as shown in FIG. 2a(i)) are successively deposited. Active multi-layers 204 each include, in order of deposition, (i) silicon nitride (SiN) layer 204a, (ii) N+-doped amorphous silicon (or polysilicon) layer 204b, (iii) sacrificial oxide layer 204c, (iv) N+-doped amorphous silicon (or polysilicon) layer 204d, and (v) SiN layer 204e. Between adjacent active multi-layers is deposited a SiOC layer, indicated in FIG. 2a(i) as SiOC layer 203. Isolation SiOC layer 205 is then deposited on top of multi-layers 204. The resulting structure is memory structure 200 of FIG. 2.



FIG. 2a(ii) illustrates successive recessing and etching steps to create staircase portion 102a or 102b of FIG. 1, in accordance with one embodiment of the present invention. As shown in FIG. 2a(ii), the surface of memory structure 200 is patterned to form mask layer 210, exposing a first portion of memory structure 211, as shown in FIG. 2a(i)(1). The exposed portion of isolation SiOC layer 205 is then removed to expose a portion of active multi-layer 204 underneath. That exposed portion of active multi-layer 204 is then removed, exposing a portion of SiOC layer 203 underneath. The resulting structure is shown in FIG. 2a(ii)(2). Mask layer 210 is then recessed to expose a new portion of isolation SiOC layer 205. Removal of the exposed SiOC layers 205 and 203, removal of active multi-layer 204 and recessing mask layer 210 are then repeated 7 more times, thereby forming staircase structure 102a or 102b. Thereafter, an oxide is deposited to fill the portions of active layers 240 removed. A chemical-mechanical polishing (CMP) step is carried out to remove mask layer 210 and to planarize the top surface of memory structure 200. Conductor-filled vias may be created at a suitable subsequent time to provide connection to conductive layers in the active multi-layers 204.


This description describes formation of staircase structures 102a and 102b prior to describing in detail in the following processing of array portion 101. However, array portion 101 may also be processed prior to formation of staircase structures 102a and 102b.


At the beginning of processing array portion 101, a hard mask layer (e.g., carbon hard mask) is deposited and photo-lithographically patterned over memory structure 200. The hard mask transfers its pattern to allow etching first group of trenches 216 in memory structure 200. Each of trenches 216 extends through isolation layers 205 and 203, active multi-layers 204 and etch stop layer 202. In one embodiment, trenches 216 are each 70 nm wide, with corresponding edges of adjacent trenches separated 190 nm from each other. In that embodiment, trenches 216 are etched at an aspect ratio that is less than 50 (and even less than 30). A series of etching steps then recesses SiN layers 204a and 204e, N+ doped amorphous silicon layers 204b and 204d and oxide layer 204c of each active layer 204 by, for example, 10 nm. Thereafter, P-doped amorphous silicon (or polysilicon) layer 250 is conformally deposited and etched back (i.e., a separation etch). N+ amorphous silicon layers 204b and 204d of each active multi-layer 204 would provide the common bit line and the common source line of the thin-film transistors of a NOR memory string to be formed. In one embodiment, P-doped amorphous silicon layer 250 would provide channel regions for the storage transistors of the NOR memory string. The hard mask and excess P-doped amorphous polysilicon layer 250 on top of memory structure 200 are then removed (e.g., by CMP). Resulting memory structure 200 is shown in an X-Z plane cross section in FIG. 2b, after separation etch of P-doped amorphous silicon layer 250 is carried out, in accordance with one embodiment of the present invention.


Thereafter, silicon oxide 223 is deposited to fill trenches 216, followed by removal of silicon oxide 223 on the top surface of semiconductor structure 200 and planarization (e.g., by CMP), as shown in an X-Z plane cross section in FIG. 2c.


Then, second group of trenches 218 are etched in substantially the same manner as trenches 216, as discussed above in conjunction with FIG. 2b. Second group of trenches 218 are created between adjacent ones of trenches 216. Since trenches 216 are oxide-filled, the material stacks between adjacent trenches have substantially the same pitch as in the etching of first group of trenches 216, thus providing mechanical support during etching of trenches 218. Trenches 218 are performed at substantially the same aspect ratio as etching of trenches 216. In this manner, forming the trenches in multiple groups allow each trench-forming etches to be performed within a desirable aspect ratio (e.g., less than 50). FIG. 2d shows resulting memory structure 200 in an X-Z plane cross section, after second group of trenches 218 are formed, according to one embodiment of the present invention.


Through trenches 218, SiN layers 204a and 204e of each of active multi-layers 204 may be removed using, for example, a silicon nitride wet etch. FIG. 2e shows resulting memory structure 200 in an X-Z plane cross section, after removal of SiN layers 204a and 204e from each of active multi-layers 204, according to one embodiment of the present invention.


An atomic layer deposition (ALD) step deposits conductor material 229 (e.g., a liner of one or more of the following material—titanium, titanium nitride (TiN), tantalum (Ta), or tantalum nitride (TaN)—followed by a refractory metal (e.g., tungsten (W), tungsten nitride, or Molybdenum (Mo)) into the cavities resulting from removing SiN layers 204a and 204e from each of active multi-layers 204. Thereafter, an etch-back step or an anisotropic etch removes conductive material 229 from the bottom of trenches 218, leaving a substantially conformal layer on their sidewalls. FIG. 2f shows resulting memory structure 200 in an X-Z plane cross section, after replacement of SiN layers 204a and 204e from each of active multi-layers 204 by conductive material 229, according to one embodiment of the present invention.


Conductive material 229 form optional conductor layers in contact with N+ amorphous silicon layers 204b and 204d. As N+ amorphous silicon layers 204b and 204d of each active multi-layer 204 would become, respectively, the common bit line and the common source line of a NOR memory string to be formed, conductive material 229 reduces the resistivities in the common bit line and the common source line.


Conductive material 229 may be further etched to remove it from the sidewalls of trenches 218 and to be further recessed. A series of etching steps then recesses first and second N+-doped amorphous silicon layers 204b and 204d, and oxide layer 204c of each active layer 204 by, for example, 10 nm. FIG. 2g shows resulting memory structure 200 in an X-Z cross section, after recessing conductive material 229, N+ amorphous semiconductor layers 204b and 204d and oxide layer 203 of each active multi-layer 204, according to one embodiment of the present invention.


Thereafter, P-doped amorphous silicon layer (“channel polysilicon”) 250 may be conformally deposited on the sidewalls of trenches 218, in substantially the same manner as described above in conjunction with FIG. 2b. FIG. 2h shows resulting memory structure 200 in an X-Z cross section, after deposition of channel polysilicon 250 into trenches 218, according to one embodiment of the present invention.


Trenches 218 may then be filled by silicon oxide 223 and planarized in the same manner as described above in conjunction with the steps for providing silicon oxide 223 of FIG. 2c. FIG. 2i shows resulting memory structure 200 in an X-Z cross section, after deposition of silicon oxide 223 into trenches 218, according to one embodiment of the present invention.


After silicon oxide 223 is deposited into trenches 218 and planarized, no further distinction between trenches 216 and 218 is necessary in the detailed description below. Therefore, hereinafter, trenches 216 and 218 are both referred to as trenches 218. The next steps provide the storage layer and the gate electrode (“word line” or “local word line”) for each thin-film storage transistors of the NOR memory strings.


After planarization of silicon oxide 223, hard mask 260 is provided over memory structure 200, photolithographically patterned and developed. Hard mask 260 includes columns of oval openings 261. (In this description, a “column” of objects denotes objects aligned along the Y-direction, whereas a “row” of objects denotes objects aligned along the X-direction.) FIG. 2j(i), adjacent columns of openings 261 are staggered relative to each other along the X-direction, such that the closest openings in adjacent columns have a greater separation between them than if such openings are aligned in the X-direction. In one embodiment, adjacent openings within each column are located at a 110 nm pitch along the Y-direction, while adjacent columns are also provided at 110 nm pitch along the X-direction. In this embodiment, the major and minor axes of each opening may be 100 nm and 60 nm along the X-direction and the Y-direction, respectively, for example. A series of etchings through openings 261 excavates corresponding shaft 263, removing oxide layers 203 and active multi-layers 204 and reaching down to etch step layer 202. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2j(i)) of resulting memory structure 200, after shafts 263 are formed, are shown in FIGS. 2j(i) and 2j(ii), respectively, according to one embodiment of the present invention. The aspect ratio of the etch steps creating shafts 263 have an aspect ratio that is still substantially within the desirable range (e.g., less than 50).


Next, silicon nitride liner 264 (e.g., 5 nm thick) is deposited conformally in shafts 263, which are then filled by sacrificial amorphous silicon 265. Hard mask 260 is then removed and the surface of memory structure 200 is planarized (e.g., by CMP). A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2k(i)) of resulting memory structure 200, after shafts 263 are filled by sacrificial amorphous silicon 265, are shown in FIGS. 2k(i) and 2k(ii), respectively, according to one embodiment of the present invention.


A wet etch then removes silicon oxide 223 from trenches 218. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2l(i)) of resulting memory structure 200, after silicon oxide 223 is removed from trenches 218, are shown in FIGS. 2l(i) and 2l(ii), respectively, according to one embodiment of the present invention.


Thereafter, a conformal charge-trapping layer 268 is conformally deposited on the sidewalls of trenches 218. Charge-trapping layer 268 may be a multi-layer that includes:

    • (i) a tunneling layer (e.g., any silicon oxide (SiOx), silicon nitride (SiN), silicon oxynitride (SiON), any aluminum oxide (AlOx), any hafnium oxide (HfOx), zirconium oxide (ZrOx), any hafnium silicon oxide (HfSixOy), any hafnium zirconium oxide (HfZrO), or any combination thereof);
    • (ii) a charge storage layer (e.g., silicon nitride (SiN), hafnium oxide (HfO2), or hafnium silicon oxynitride (HfSiON)) and
    • (iii) a blocking layer (e.g., any silicon oxide (SiOx), any aluminum oxide (AlOx), or both).


The conductive material may include a metal liner (e.g., titanium (Ti), titanium nitride (TiN), tantalum (Ta) or tantalum nitride (TaN)) and a refractory metal (e.g., tungsten (W), tungsten nitride (WN) or molybdenum (Mo)).


a tunnel dielectric layer (e.g., silicon oxide), a storage layer (e.g., silicon nitride), and a blocking dielectric layer (e.g., silicon oxide, aluminum oxide, or both). Trenches 218 can then be filled by conductive material 272 (e.g., tungsten, with an TiN adhesion layer), which forms a gate electrode (i.e., the “word line” or the “local word line”) for a storage cell in each active multi-layer 240 along the gate electrode's length. Formed in this manner, the gate electrode may be 60 nm×60 nm or less. A planarization step (e.g., CMP) may be used to remove excess conductive material 272 from the top surface of memory structure 200. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2m(i)) of resulting memory structure 200, after conductive material 272 is deposited into trenches 218 and planarized, are shown in FIGS. 2m(i) and 2m(ii), respectively, according to one embodiment of the present invention.


Cap 272t may be provided to facilitate contact to the underlying word line and to protect charge-trapping layer 268 in subsequent processing steps. The cap may be formed using additional masking, patterning, depositing (consisting of conductive material 272). and planarization steps. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2n(i)) of resulting memory structure 200, after cap 272t is formed, are shown in FIGS. 2n(i) and 2n(ii), respectively, according to one embodiment of the present invention.


Sacrificial amorphous silicon 265 may then be removed from shafts 263 and replaced by a silicon oxide to serve as the isolation between thin-film storage transistors. Excess silicon oxide on the top surface of memory structure 200 may be removed by a planarization step (e.g., CMP). Shafts 263 may also be left unfilled, allowing the air gaps to serve as the isolation between thin-film storage transistors. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2o(i)) of resulting memory structure 200, after sacrificial amorphous silicon 265 is removed, are shown in FIGS. 2o(i) and 2o(ii), respectively, according to one embodiment of the present invention. At this point, the process for forming of a 3-dimensional NOR memory string array is substantially complete without requiring etching of conductive material 272 to form the word lines. Conventional interconnection layers, programmable switch circuits and other useful circuit may be formed above memory structure 200 in a conventional manner.


In the process described in detail above, channel polysilicon 250 is formed early in the manufacturing process (e.g., prior to formation of shafts 263, which is described above in conjunction with FIGS. 2j(i) and 2j(ii). To have a higher quality channel region in each thin-film storage transistor, an alternative embodiment replaces channel polysilicon 250 after sacrificial amorphous silicon 265 is removed. According to this alternative embodiment of the present invention, after amorphous silicon 265 is removed, silicon nitride liner 264 is also removed. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2p(i)) of resulting memory structure 200, after silicon nitride liner 264 is removed, are shown in FIGS. 2p(i) and 2p(ii), respectively, according to an alternative embodiment of the present invention.


Thereafter, channel polysilicon 250 is removed by, for example, a wet etch. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2q(i)) of resulting memory structure 200, after removal of channel polysilicon 250, are shown in FIGS. 2q(i) and 2q(ii), respectively, according to an alternative embodiment of the present invention.


P-doped channel polysilicon 280 is then deposited into the cavities resulting from removing channel polysilicon 250 from underneath charge-trapping layer 268, for example, and up to 10 nm on the sidewalls of shafts 263. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2r(i)) of resulting memory structure 200, after deposition of channel polysilicon 280, are shown in FIGS. 2r(i) and 2r(ii), respectively, according to an alternative embodiment of the present invention.


Channel polysilicon 280 may be recessed to provide greater isolation. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2s(i)) of resulting memory structure 200, after recess of channel polysilicon 280, are shown in FIGS. 2s(i) and 2s(ii), respectively, according to an alternative embodiment of the present invention.


Thereafter, an ALD silicon oxide liner 285 (e.g., 10 nm) is deposited into the recesses of channel polysilicon 280 and on the sidewalls of shafts 263 to provide separation. A top view and a cross section view (in an X-Z plane along line A-A′ of FIG. 2t(i)) of resulting memory structure 200, after deposition of ALD oxide liner 285, are shown in FIGS. 2t(i) and 2t(ii), respectively, according to an alternative embodiment of the present invention.


A silicon oxide may be deposited into shafts 263 to serve as the isolation between thin-film storage transistors. Excess silicon oxide on the top surface of memory structure 200 may be removed by a planarization step (e.g., CMP). Shafts 263 may also be left unfilled, allowing the air gaps to serve as the isolation between thin-film storage transistors.


The above detailed description is provided to illustrate specific embodiments of the present invention and is not intended to be limiting. Numerous variations and modifications within the scope of the present invention are possible. The present invention is set forth in the accompanying claims.

Claims
  • 1. A process, comprising: providing over a planar surface of a semiconductor substrate first and second multi-layer structures that are separated by a trench with a predetermined width, as measured along a first direction that is substantially parallel the planar surface, each multi-layer structure comprising a plurality of multi-layer active strips each extending lengthwise along a second direction that is substantially orthogonal to the first direction and which are stacked one on top of another along a third direction that is substantially normal to the planar surface, wherein adjacent ones of the multi-layer active strips are electrically isolated from each other by a layer of an isolation material, and wherein each active multi-layer strip comprises first and second conductive layers separated by a dielectric material;recessing the sidewalls of the trench at the multi-layer strips along the first direction, thereby creating recesses between adjacent layers of isolation material; providing in the recesses a predetermined material; filling the trench with a first filler material; forming first and second shafts at a predetermined distance along the second direction by removing in each shaft a portion of each multi-layer strip from each of the first and second multi-layer structures and a portion of the isolation material from the trench;filling the first and second shafts with a second filler material;removing the first filler material from the trench between the first and second shafts;providing a data storage layer conformally on the sidewalls of the trench and filling the remainder of the trench with a conductive material.
  • 2. The process of claim 1, wherein the isolation material comprises silicon oxycarbide (SiOC).
  • 3. The process of claim 1, wherein the data storage layer comprises a tunneling layer, a charge storage layer and a blocking layer.
  • 4. The process of claim 3, wherein the tunneling layer comprises one or more of: any silicon oxide (SiOx), silicon nitride (SiN), silicon oxynitride (SiON), any aluminum oxide (AlOx), any hafnium oxide (HfOx), zirconium oxide (ZrOx), any hafnium silicon oxide (HfSixOy), and any hafnium zirconium oxide (HfZrO).
  • 5. The process of claim 3, wherein the blocking layer comprises one or more of: any silicon oxide (SiOx) and any aluminum oxide (AlOx).
  • 6. The process of claim 3, wherein the charge storage layer comprises one or more of: silicon nitride (SiN), hafnium oxide (HfO2), and hafnium silicon oxynitride (HfSiON).
  • 7. The process of claim 1, wherein the conductive material comprises a metal liner and a refractory metal.
  • 8. The process of claim 7, wherein the metal liner comprises one or more of: titanium (Ti), titanium nitride (TiN), tantalum (Ta) and tantalum nitride (TaN).
  • 9. The process of claim 7, wherein the refractory metal comprises one or more of: tungsten (W), tungsten nitride (WN) and molybdenum (Mo).
  • 10. The process of claim 1, wherein the first filler material comprises silicon oxide.
  • 11. The process of claim 1, further comprising forming a cap over both the data storage layer and the conductive material in the trench.
  • 12. The process of claim 1, wherein the predetermined material comprises a semiconductor layer.
  • 13. The process of claim 12, wherein providing a dielectric liner on the sidewalls of the first and second shafts prior to filling the shafts with the second filler material.
  • 14. The process of claim 13, wherein the dielectric liner comprises silicon nitride.
  • 15. The process of claim 13, wherein the second filler material comprises silicon oxide.
  • 16. The process of claim 13, further comprising, after filling the trench with the conductive material, removing the second filler material and replacing it with the isolation material.
  • 17. The process of claim 11, further comprising, after forming the cap, removing the second filler material from the shafts and the predetermined material, and replacing the predetermined material with a semiconductor layer.
  • 18. The process of claim 17, further comprising, after replacing the predetermined material, sealing the semiconductor layer at the shafts with an atomic layer deposition (ALD) silicon oxide liner.
  • 19. The process of claim 18, further comprising, after providing the ALD silicon oxide liner, filling the shaft with the isolation material.
  • 20. The process of claim 1, wherein the first and second conductive layers of each multi-layer active strip, the data storage layer, the conductive material provide a common bit line, a common source line, a charge storage layer and a gate electrode, respectively, of a thin-film storage transistor in a NOR memory string.
  • 21. The process of claim 1, wherein the trench is one of a plurality of trenches created in a multi-layer structure, and wherein the trenches are formed by a plurality of high aspect ratio etches.
  • 22. The process of claim 21, wherein each high aspect ratio etches has an aspect ratio less than 50.
  • 23. The process of claim 1, wherein each multi-layer active strip further comprises a metal layer adjacent and in contact with one or more of the first and second conductive layers.
  • 24. The process of claim 23, wherein the metal layers of the multi-layer active strips replace a sacrificial material that was in place prior to forming the trench.
  • 25. The process of claim 1, further comprising providing an etch stop layer between the first and second multi-layer structures and the planar surface of the semiconductor substrate.
  • 26. The process of claim 25, wherein the etch stop layer includes one or more of tungsten (W), tungsten nitride (WN), aluminum oxide (AlO) or aluminum nitride (AlN).
  • 27. The process of claim 25, further comprising a pad oxide layer between the etch stop layer and the planar surface of the semiconductor substrate.
CROSS REFERENCE TO RELATED APPLICATIONS

This present application relates to and claims priority of U.S. provisional patent application (“Related Application I”), Ser. No. 63/054,750, entitled “Methods for Fabricating a 3-Dimensional Memory Structure of NOR Memory Strings,” filed on Jul. 21, 2020. The present application is also related to (i) U.S. patent application (“Related Application II”), Ser. No. 16/510,610, entitled “Fabrication Method For a 3-Dimensional NOR Memory Array,” filed on Jul. 12, 2019; (ii) U.S. patent application (“related Application III”), Ser. No. 16/894,624, entitled “3-Dimensional NOR Memory Array With Very Fine Pitch: Device and Method,” filed Jun. 5, 2020; and (iii) U.S. provisional patent application (“Related Application IV”), Ser. No. 62/950,390, entitled “Process For Preparing A Channel Region Of A Thin-Film Transistor In A 3-Dimensional Thin-Film Transistor Array,” filed on Dec. 19, 2019. The disclosures of Related Applications I-IV (collectively, the “Related Applications”) are hereby incorporated by reference in their entireties.

US Referenced Citations (165)
Number Name Date Kind
5583808 Brahmbhatt Dec 1996 A
5646886 Brahmbhatt Jul 1997 A
5656842 Iwamatsu Aug 1997 A
5768192 Eitan Jun 1998 A
5789776 Lancaster et al. Aug 1998 A
5915167 Leedy Jun 1999 A
6040605 Sano et al. Mar 2000 A
6107133 Furukawa Aug 2000 A
6118171 Davies et al. Sep 2000 A
6130838 Kim et al. Oct 2000 A
6313518 Ahn Nov 2001 B1
6362508 Rasovaky et al. Mar 2002 B1
6434053 Fujiwara Aug 2002 B1
6580124 Cleeves et al. Jun 2003 B1
6587365 Sailing Jul 2003 B1
6744094 Forbes Jun 2004 B2
6754105 Chang et al. Jun 2004 B1
6774458 Fricke et al. Aug 2004 B2
6781858 Fricke et al. Aug 2004 B2
6873004 Han et al. Mar 2005 B1
6946703 Ryu et al. Sep 2005 B2
7005350 Walker et al. Feb 2006 B2
7223653 Cheng et al. May 2007 B2
7307308 Lee Dec 2007 B2
7349250 Ito et al. Mar 2008 B2
7489002 Forbes et al. Feb 2009 B2
7512012 Kuo Mar 2009 B2
7524725 Chung Apr 2009 B2
7612411 Walker Nov 2009 B2
8026521 Or-Bach et al. Sep 2011 B1
8139418 Carman Mar 2012 B2
8178396 Sinha et al. May 2012 B2
8278183 Lerner Oct 2012 B2
8383482 Kim et al. Feb 2013 B2
8630114 Lue Jan 2014 B2
8743612 Choi et al. Jun 2014 B2
8767473 Shim et al. Jul 2014 B2
8848425 Schloss Sep 2014 B2
8878278 Alsmeier et al. Nov 2014 B2
9190293 Wang et al. Nov 2015 B2
9202694 Konevecki et al. Dec 2015 B2
9230985 Wu et al. Jan 2016 B1
9245900 Hosoda et al. Jan 2016 B2
9412752 Yeh et al. Aug 2016 B1
9698152 Peri Jul 2017 B2
9711529 Hu et al. Jul 2017 B2
9748172 Takaki Aug 2017 B2
9842651 Harari Dec 2017 B2
9892800 Harari Feb 2018 B2
9911497 Harari Mar 2018 B1
10014317 Peng Jul 2018 B2
10074667 Higashi Sep 2018 B1
10096364 Harari Oct 2018 B2
10121553 Harari Nov 2018 B2
10157780 Wu et al. Dec 2018 B2
10249370 Harari Apr 2019 B2
10254968 Gazit et al. Apr 2019 B1
10373956 Gupta et al. Aug 2019 B2
10381378 Harari Aug 2019 B1
10395737 Harari Aug 2019 B2
10431596 Herner et al. Oct 2019 B2
10475812 Harari Nov 2019 B2
10622377 Harari et al. Apr 2020 B2
20010030340 Fujiwara Oct 2001 A1
20010053092 Kosaka et al. Dec 2001 A1
20020028541 Lee et al. Mar 2002 A1
20020051378 Ohsawa May 2002 A1
20020193484 Albee Dec 2002 A1
20040000679 Patel et al. Jan 2004 A1
20040214387 Madurawe et al. Oct 2004 A1
20040246807 Lee Dec 2004 A1
20040262681 Masuoka et al. Dec 2004 A1
20040262772 Ramanathan et al. Dec 2004 A1
20050128815 Ishikawa et al. Jun 2005 A1
20050236625 Schuele et al. Oct 2005 A1
20050280061 Lee Dec 2005 A1
20060155921 Gorobets et al. Jul 2006 A1
20080160765 Lee Jul 2008 A1
20080239812 Naofumi et al. Oct 2008 A1
20080266960 Kuo Oct 2008 A1
20090057722 Masuoka et al. Mar 2009 A1
20090157946 Arya Jun 2009 A1
20090237996 Kirsch et al. Sep 2009 A1
20090279360 Peter et al. Nov 2009 A1
20090316487 Lee et al. Dec 2009 A1
20100124116 Takashi et al. May 2010 A1
20110047325 Mishima Feb 2011 A1
20110115011 Masuoka et al. May 2011 A1
20110143519 Lerner Jun 2011 A1
20110208905 Shaeffer et al. Aug 2011 A1
20110298013 Hwang et al. Dec 2011 A1
20120074478 Sugimachi Mar 2012 A1
20120182801 Lue Jul 2012 A1
20120223380 Lee et al. Sep 2012 A1
20120243314 Takashi Sep 2012 A1
20120307568 Banna et al. Dec 2012 A1
20120327714 Lue Dec 2012 A1
20130256780 Kai et al. Oct 2013 A1
20130337646 Cernea et al. Dec 2013 A1
20140015036 Fursin et al. Jan 2014 A1
20140070289 Tanaka et al. Mar 2014 A1
20140117366 Saitoh May 2014 A1
20140151774 Rhie Jun 2014 A1
20140213032 Kai Jul 2014 A1
20140247674 Karda et al. Sep 2014 A1
20140252454 Rabkin Sep 2014 A1
20140252532 Yang et al. Sep 2014 A1
20140328128 Louie et al. Nov 2014 A1
20140340952 Ramaswamy et al. Nov 2014 A1
20150079743 Pachamuthu et al. Mar 2015 A1
20150079744 Hwang Mar 2015 A1
20150129955 Mueller et al. May 2015 A1
20150187823 Miyairi et al. Jul 2015 A1
20150194440 Noh et al. Jul 2015 A1
20150206886 Guha et al. Jul 2015 A1
20150249143 Sano Sep 2015 A1
20150340371 Lui Nov 2015 A1
20160049404 Mariani et al. Feb 2016 A1
20160086953 Liu Mar 2016 A1
20160086970 Peng Mar 2016 A1
20160141294 Peri et al. May 2016 A1
20160225860 Karda et al. Aug 2016 A1
20160314042 Plants Oct 2016 A1
20170053906 Or-Bach et al. Feb 2017 A1
20170092370 Harari Mar 2017 A1
20170092371 Harari Mar 2017 A1
20170148517 Harari May 2017 A1
20170148810 Kai et al. May 2017 A1
20170358594 Lu et al. Dec 2017 A1
20180108416 Harari Apr 2018 A1
20180151419 Wu et al. May 2018 A1
20180269229 Or-Bach et al. Sep 2018 A1
20180286918 Bandyopadhyay et al. Oct 2018 A1
20180330791 Li et al. Nov 2018 A1
20180342455 Nosho Nov 2018 A1
20180342544 Lee et al. Nov 2018 A1
20180366471 Harari et al. Dec 2018 A1
20180366485 Harari Dec 2018 A1
20180366489 Harari et al. Dec 2018 A1
20190006009 Harari Jan 2019 A1
20190019564 Li et al. Jan 2019 A1
20190148286 Or-Bach et al. May 2019 A1
20190157296 Harari et al. May 2019 A1
20190180821 Harari Jun 2019 A1
20190206890 Harari et al. Jul 2019 A1
20190244971 Harari Aug 2019 A1
20190259769 Karda et al. Aug 2019 A1
20190304988 Dong et al. Oct 2019 A1
20190325964 Harari Oct 2019 A1
20190319044 Harari Nov 2019 A1
20190348424 Karda et al. Nov 2019 A1
20190355747 Herner et al. Nov 2019 A1
20190370117 Fruchtman et al. Dec 2019 A1
20200020718 Harari Jan 2020 A1
20200051990 Harari et al. Feb 2020 A1
20200063263 Yang et al. Feb 2020 A1
20200098738 Herner et al. Mar 2020 A1
20200098779 Cernea et al. Mar 2020 A1
20200176468 Herner et al. Jun 2020 A1
20200203378 Harari Jun 2020 A1
20200219572 Harari Jul 2020 A1
20200258897 Yan et al. Aug 2020 A1
20210175251 Zhang et al. Jun 2021 A1
20220028876 Purayath et al. Jan 2022 A1
20220028886 Pur et al. Jan 2022 A1
Foreign Referenced Citations (3)
Number Date Country
2010-010349 Jan 2010 JP
20120085591 Aug 2012 KR
2018236937 Dec 2018 WO
Non-Patent Literature Citations (18)
Entry
“PCT Search Report and Written Opinion, PCT/US2021/42620”, dated Oct. 28, 2021, 18 pages.
“PCT Search Report and Written Opinion, PCT/US2021/042607”, dated Nov. 4, 2021, 17 pages.
“EP Extended Search Report EP168690149.3”, dated Oct. 18, 2019.
“European Search Report, EP 16852238.1”, dated Mar. 28, 2019.
“European Search Report, EP17844550.8”, dated Aug. 12, 2020, 11 pages.
“Notification of Reasons for Refusal, Japanese Patent Application 2018-527740”, (English translation), dated Nov. 4, 2020, 8 pages.
“Partial European Search Report EP 16869049.3”, dated Jul. 1, 2019, pp. 1-12.
“PCT Search Report and Written Opinion, PCT/US2018/038373”, dated Sep. 10, 2018.
“PCT Search Report and Written Opinion, PCT/US2018/067338”, dated May 8, 2019.
“PCT Search Report and Written Opinion, PCT/US2019/014319”, dated Apr. 15, 2019.
“PCT Search Report and Written Opinion, PCT/US2019/041678”, dated Oct. 9, 2019.
“PCT Search Report and Written Opinion, PCT/US2019/052446”, dated Dec. 11, 2019.
“PCT Search Report and Written Opinion, PCT/US2020/065670”, dated Apr. 5, 2021, 12 pages.
Kim, N., et al., “Multi-layered Vertical gate NANO Flash Overcoming Stacking Limit for Terabit Density Storage”, Symposium on VLSI Tech. Dig. of Technical Papers, 2009, pp. 188-189.
Lue, H.T., et al., “A Highly Scalable 8-Layer 3D Vertical-gate {VG) TFT NANO Flash Using Junction-Free Buried Channel BE-SONOS Device”, Symposium on VLSI: Tech. Dig. of Technical Papers, 2010, pp. 131-132.
Tanaka, T., et al., “A 768 GB 3b/cell 3D-Floaling-Gate NANO Flash Memory”, Digest of Technical Papers, the 2016 EEE International Solid-Slate Circuits Conference, 2016, pp. 142-144.
Wann, H.C., et al., “High-Endurance Ultra-Thin Tunnel Oxide in Monos Device Structure for Dynamic Memory Application”, IEEE Electron Device letters, vol. 16, No. 11, Nov. 1995, pp. 491-493.
Wu, Jixuan , et al., “A Monolithic 3D Integration of RRAM Array with Oxide Semiconductor FET for In-Memory Computing in Quantized Neural Network AI Applications”, 2020 IEEE Symposium on VLSI Technology Digest of Technical Papers, Honolulu, HI, USA, Jun. 2020, 4 pages.
Related Publications (2)
Number Date Country
20220028886 A1 Jan 2022 US
20230247831 A9 Aug 2023 US
Provisional Applications (2)
Number Date Country
62697085 Jul 2018 US
63054750 Jul 2020 US
Continuations (1)
Number Date Country
Parent 16510610 Jul 2019 US
Child 16914089 US
Continuation in Parts (1)
Number Date Country
Parent 16914089 Jun 2020 US
Child 17382126 US