The present invention relates to processes for manufacturing memory integrated circuits. In particular, the present invention relates to processes for fabricating thin-film storage transistors in a 3-dimensional memory structure formed on a planar surface of a semiconductor substrate.
High density memory arrays, e.g., 3-dimensional arrays of NOR memory strings (“3-D NOR memory arrays”), have been disclosed in, for example, U.S. Patent Application Publication 2017/0092371A1 (“Structural Reference I”), entitled “Capacitive-Coupled Non-Volatile Thin-film Transistor Strings in Three-Dimensional Arrays,” and U.S. Patent Application Publication 2018/0366489A1 (“Structural Reference II”), entitled “3-Dimensional NOR Memory Array Architecture and Methods for Fabrication Thereof.” The disclosures of Structural References I and II (collectively, “Structural References”) are hereby incorporated by reference in their entireties. In addition to providing high memory density and capacity, these 3-D NOR memory arrays may be operated to provide memory circuits at highly desirable speeds that rival conventional memory circuits of much lower circuit densities and significantly higher power dissipation, e.g., as dynamic random-access memories (“DRAMs”).
In some examples in the Structural References, a 3-D NOR memory array includes numerous stacks of NOR memory strings, with each stack having numerous NOR memory strings stacked one on top of another. In that context, a NOR memory string includes numerous storage cells that share a common drain region (“common bit line”) and a common source region (“common source line”), the storage cells being provided on one or both sides along the length of the NOR memory string. Each storage cell is controlled by a conductor (“word line” or “local word line”) that runs substantially orthogonal to the memory string. Each word line may be shared by numerous storage cells in different NOR memory strings along its length and on opposite sides of the word line. However, to achieve high density in the 3-D NOR memory array requires a fine pitch between adjacent word lines. Etching conductors (e.g., tungsten) at a high aspect ratio (e.g., 50 or greater) is a challenging task.
According to one embodiment of the present invention, a process that creates a NOR memory array with word lines that are separated by a very fine pitch include (i) providing over a planar surface of a semiconductor substrate first and second semiconductor structures separated by a trench having a predetermined width along a first direction that is substantially parallel the planar surface, each semiconductor structure may include multi-layer active strips each extending lengthwise along a second direction that is substantially orthogonal to the first direction, and which are stacked one on top of another along a third direction that is substantially normal to the planar surface, adjacent multi-layer active strips being electrically isolated from each other by a layer of an isolation material, wherein each active multi-layer strip may include first and second semiconductor layers of a first conductivity type separated by a dielectric material; (ii) recessing the sidewalls of the trench at the multi-layer strips along the first direction, thereby creating recesses between two layers of isolation material; (iii) providing in the recesses a predetermined material; (iv) filling the trench with a first filler material; (v) forming first and second shafts at a predetermined distance along the second direction by removing in each shaft a portion of each multi-layer strip from each of the first and second semiconductor structures and a portion of the second isolation material in the trench; (vi) filling the first and second shafts with a second filler material; (vii) removing the first filler material from the trench between the first and second shafts; and (viii) providing a charge-trapping layer conformally on the sidewalls of the trench and filling the remainder of the trench with a conductive material.
The first and second semiconductor layers of each multi-layer active strip, the charge-trapping layer, the conductive material may provide, respectively, a common bit line, a common source line, a charge storage layer and a gate electrode of a thin-film storage transistor in a NOR memory string. In one embodiment, the predetermined material may be a channel polysilicon material that serves as a channel region for a thin-film storage transistor. In another embodiment, the predetermined material is replaced after the word lines are formed to the final channel material, which may be sealed with a dielectric liner (e.g., an atomic layer deposition (ALD) silicon oxide liner).
The present invention avoids the challenge of etching a conductor material that is aimed at providing the local word lines at the fine pitch. Etching of the shafts that provide isolation between the thin-film storage transistors may proceed at a lower aspect ratio than would be required for etching the conductor material.
In one embodiment of the present invention, the first and second semiconductor layers may include N+-doped amorphous silicon or polysilicon, the third semiconductor layer may include P−-doped amorphous or polysilicon, the isolation material may include silicon oxycarbide (SiOC) or silicon oxide, and the charge-trapping layer may include (i) a tunneling layer (e.g., any silicon oxide (SiOx), silicon nitride (SiN), silicon oxynitride (SiON), any aluminum oxide (AlOx), any hafnium oxide (HfOx), zirconium oxide (ZrOx), any hafnium silicon oxide (HfSixOy), any hafnium zirconium oxide (HfZrO), or any combination thereof); (ii) a charge storage layer (e.g., silicon nitride (SiN), hafnium oxide (HfO2), or hafnium silicon oxynitride (HfSiON)) and a blocking layer (e.g., any silicon oxide, aluminum oxide, or both). The conductive material may include a metal liner (e.g., titanium (Ti), titanium nitride (TiN), tantalum (Ta) or tantalum nitride (TaN)) and a refractory metal (e.g., tungsten (W), tungsten nitride (WN) or molybdenum (Mo)). The first filler material may include silicon oxide.
According to one embodiment of the present invention a cap (e.g., tungsten) may be provided to protect the charge-trapping layer and the local word line from subsequent process steps after they are formed. The shafts may be lined with a dielectric liner (e.g., silicon nitride) prior to filling by the second filler material (e.g., silicon oxide).
The present invention is better understood upon consideration of the detailed description below in conjunction with the accompanying drawings.
In some examples, the semiconductor substrate may include support circuitry for the 3-D NOR memory arrays formed therein or thereon underneath the 3-D NOR memory arrays. Such support circuits may include both analog and digital circuits. Some examples of such support circuits include shift registers, latches, sense amplifiers, reference cells, power supply lines, bias and reference voltage generators, inverters, NAND, NOR, Exclusive-Or and other logic gates, input/output drivers, address decoders (e.g., bit line and word line decoders), other memory elements, data encoding and decoding circuits including, for example, error detection and correction circuits), sequencers and state machines. This detailed description begins with a semiconductor substrate in which such support circuits, if any, have already been formed in a conventional manner. This detailed description and the skill of those of ordinary skill in the art inform any constraints or relevant design options imposed or made available by the process or processes carried out in the formation of the support circuit of the semiconductor substrate on the various embodiments of the present invention, and vice versa.
As shown in
This description describes formation of staircase structures 102a and 102b prior to describing in detail in the following processing of array portion 101. However, array portion 101 may also be processed prior to formation of staircase structures 102a and 102b.
At the beginning of processing array portion 101, a hard mask layer (e.g., carbon hard mask) is deposited and photo-lithographically patterned over memory structure 200. The hard mask transfers its pattern to allow etching first group of trenches 216 in memory structure 200. Each of trenches 216 extends through isolation layers 205 and 203, active multi-layers 204 and etch stop layer 202. In one embodiment, trenches 216 are each 70 nm wide, with corresponding edges of adjacent trenches separated 190 nm from each other. In that embodiment, trenches 216 are etched at an aspect ratio that is less than 50 (and even less than 30). A series of etching steps then recesses SiN layers 204a and 204e, N+ doped amorphous silicon layers 204b and 204d and oxide layer 204c of each active layer 204 by, for example, 10 nm. Thereafter, P−-doped amorphous silicon (or polysilicon) layer 250 is conformally deposited and etched back (i.e., a separation etch). N+ amorphous silicon layers 204b and 204d of each active multi-layer 204 would provide the common bit line and the common source line of the thin-film transistors of a NOR memory string to be formed. In one embodiment, P−-doped amorphous silicon layer 250 would provide channel regions for the storage transistors of the NOR memory string. The hard mask and excess P−-doped amorphous polysilicon layer 250 on top of memory structure 200 are then removed (e.g., by CMP). Resulting memory structure 200 is shown in an X-Z plane cross section in
Thereafter, silicon oxide 223 is deposited to fill trenches 216, followed by removal of silicon oxide 223 on the top surface of semiconductor structure 200 and planarization (e.g., by CMP), as shown in an X-Z plane cross section in
Then, second group of trenches 218 are etched in substantially the same manner as trenches 216, as discussed above in conjunction with
Through trenches 218, SiN layers 204a and 204e of each of active multi-layers 204 may be removed using, for example, a silicon nitride wet etch.
An atomic layer deposition (ALD) step deposits conductor material 229 (e.g., a liner of one or more of the following material—titanium, titanium nitride (TiN), tantalum (Ta), or tantalum nitride (TaN)—followed by a refractory metal (e.g., tungsten (W), tungsten nitride, or Molybdenum (Mo)) into the cavities resulting from removing SiN layers 204a and 204e from each of active multi-layers 204. Thereafter, an etch-back step or an anisotropic etch removes conductive material 229 from the bottom of trenches 218, leaving a substantially conformal layer on their sidewalls.
Conductive material 229 form optional conductor layers in contact with N+ amorphous silicon layers 204b and 204d. As N+ amorphous silicon layers 204b and 204d of each active multi-layer 204 would become, respectively, the common bit line and the common source line of a NOR memory string to be formed, conductive material 229 reduces the resistivities in the common bit line and the common source line.
Conductive material 229 may be further etched to remove it from the sidewalls of trenches 218 and to be further recessed. A series of etching steps then recesses first and second N+-doped amorphous silicon layers 204b and 204d, and oxide layer 204c of each active layer 204 by, for example, 10 nm.
Thereafter, P−-doped amorphous silicon layer (“channel polysilicon”) 250 may be conformally deposited on the sidewalls of trenches 218, in substantially the same manner as described above in conjunction with
Trenches 218 may then be filled by silicon oxide 223 and planarized in the same manner as described above in conjunction with the steps for providing silicon oxide 223 of
After silicon oxide 223 is deposited into trenches 218 and planarized, no further distinction between trenches 216 and 218 is necessary in the detailed description below. Therefore, hereinafter, trenches 216 and 218 are both referred to as trenches 218. The next steps provide the storage layer and the gate electrode (“word line” or “local word line”) for each thin-film storage transistors of the NOR memory strings.
After planarization of silicon oxide 223, hard mask 260 is provided over memory structure 200, photolithographically patterned and developed. Hard mask 260 includes columns of oval openings 261. (In this description, a “column” of objects denotes objects aligned along the Y-direction, whereas a “row” of objects denotes objects aligned along the X-direction.)
Next, silicon nitride liner 264 (e.g., 5 nm thick) is deposited conformally in shafts 263, which are then filled by sacrificial amorphous silicon 265. Hard mask 260 is then removed and the surface of memory structure 200 is planarized (e.g., by CMP). A top view and a cross section view (in an X-Z plane along line A-A′ of
A wet etch then removes silicon oxide 223 from trenches 218. A top view and a cross section view (in an X-Z plane along line A-A′ of
Thereafter, a conformal charge-trapping layer 268 is conformally deposited on the sidewalls of trenches 218. Charge-trapping layer 268 may be a multi-layer that includes:
The conductive material may include a metal liner (e.g., titanium (Ti), titanium nitride (TiN), tantalum (Ta) or tantalum nitride (TaN)) and a refractory metal (e.g., tungsten (W), tungsten nitride (WN) or molybdenum (Mo)).
a tunnel dielectric layer (e.g., silicon oxide), a storage layer (e.g., silicon nitride), and a blocking dielectric layer (e.g., silicon oxide, aluminum oxide, or both). Trenches 218 can then be filled by conductive material 272 (e.g., tungsten, with an TiN adhesion layer), which forms a gate electrode (i.e., the “word line” or the “local word line”) for a storage cell in each active multi-layer 240 along the gate electrode's length. Formed in this manner, the gate electrode may be 60 nm×60 nm or less. A planarization step (e.g., CMP) may be used to remove excess conductive material 272 from the top surface of memory structure 200. A top view and a cross section view (in an X-Z plane along line A-A′ of
Cap 272t may be provided to facilitate contact to the underlying word line and to protect charge-trapping layer 268 in subsequent processing steps. The cap may be formed using additional masking, patterning, depositing (consisting of conductive material 272). and planarization steps. A top view and a cross section view (in an X-Z plane along line A-A′ of
Sacrificial amorphous silicon 265 may then be removed from shafts 263 and replaced by a silicon oxide to serve as the isolation between thin-film storage transistors. Excess silicon oxide on the top surface of memory structure 200 may be removed by a planarization step (e.g., CMP). Shafts 263 may also be left unfilled, allowing the air gaps to serve as the isolation between thin-film storage transistors. A top view and a cross section view (in an X-Z plane along line A-A′ of
In the process described in detail above, channel polysilicon 250 is formed early in the manufacturing process (e.g., prior to formation of shafts 263, which is described above in conjunction with
Thereafter, channel polysilicon 250 is removed by, for example, a wet etch. A top view and a cross section view (in an X-Z plane along line A-A′ of
P−-doped channel polysilicon 280 is then deposited into the cavities resulting from removing channel polysilicon 250 from underneath charge-trapping layer 268, for example, and up to 10 nm on the sidewalls of shafts 263. A top view and a cross section view (in an X-Z plane along line A-A′ of
Channel polysilicon 280 may be recessed to provide greater isolation. A top view and a cross section view (in an X-Z plane along line A-A′ of
Thereafter, an ALD silicon oxide liner 285 (e.g., 10 nm) is deposited into the recesses of channel polysilicon 280 and on the sidewalls of shafts 263 to provide separation. A top view and a cross section view (in an X-Z plane along line A-A′ of
A silicon oxide may be deposited into shafts 263 to serve as the isolation between thin-film storage transistors. Excess silicon oxide on the top surface of memory structure 200 may be removed by a planarization step (e.g., CMP). Shafts 263 may also be left unfilled, allowing the air gaps to serve as the isolation between thin-film storage transistors.
The above detailed description is provided to illustrate specific embodiments of the present invention and is not intended to be limiting. Numerous variations and modifications within the scope of the present invention are possible. The present invention is set forth in the accompanying claims.
This present application relates to and claims priority of U.S. provisional patent application (“Related Application I”), Ser. No. 63/054,750, entitled “Methods for Fabricating a 3-Dimensional Memory Structure of NOR Memory Strings,” filed on Jul. 21, 2020. The present application is also related to (i) U.S. patent application (“Related Application II”), Ser. No. 16/510,610, entitled “Fabrication Method For a 3-Dimensional NOR Memory Array,” filed on Jul. 12, 2019; (ii) U.S. patent application (“related Application III”), Ser. No. 16/894,624, entitled “3-Dimensional NOR Memory Array With Very Fine Pitch: Device and Method,” filed Jun. 5, 2020; and (iii) U.S. provisional patent application (“Related Application IV”), Ser. No. 62/950,390, entitled “Process For Preparing A Channel Region Of A Thin-Film Transistor In A 3-Dimensional Thin-Film Transistor Array,” filed on Dec. 19, 2019. The disclosures of Related Applications I-IV (collectively, the “Related Applications”) are hereby incorporated by reference in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
5583808 | Brahmbhatt | Dec 1996 | A |
5646886 | Brahmbhatt | Jul 1997 | A |
5656842 | Iwamatsu | Aug 1997 | A |
5768192 | Eitan | Jun 1998 | A |
5789776 | Lancaster et al. | Aug 1998 | A |
5915167 | Leedy | Jun 1999 | A |
6040605 | Sano et al. | Mar 2000 | A |
6107133 | Furukawa | Aug 2000 | A |
6118171 | Davies et al. | Sep 2000 | A |
6130838 | Kim et al. | Oct 2000 | A |
6313518 | Ahn | Nov 2001 | B1 |
6362508 | Rasovaky et al. | Mar 2002 | B1 |
6434053 | Fujiwara | Aug 2002 | B1 |
6580124 | Cleeves et al. | Jun 2003 | B1 |
6587365 | Sailing | Jul 2003 | B1 |
6744094 | Forbes | Jun 2004 | B2 |
6754105 | Chang et al. | Jun 2004 | B1 |
6774458 | Fricke et al. | Aug 2004 | B2 |
6781858 | Fricke et al. | Aug 2004 | B2 |
6873004 | Han et al. | Mar 2005 | B1 |
6946703 | Ryu et al. | Sep 2005 | B2 |
7005350 | Walker et al. | Feb 2006 | B2 |
7223653 | Cheng et al. | May 2007 | B2 |
7307308 | Lee | Dec 2007 | B2 |
7349250 | Ito et al. | Mar 2008 | B2 |
7489002 | Forbes et al. | Feb 2009 | B2 |
7512012 | Kuo | Mar 2009 | B2 |
7524725 | Chung | Apr 2009 | B2 |
7612411 | Walker | Nov 2009 | B2 |
8026521 | Or-Bach et al. | Sep 2011 | B1 |
8139418 | Carman | Mar 2012 | B2 |
8178396 | Sinha et al. | May 2012 | B2 |
8278183 | Lerner | Oct 2012 | B2 |
8383482 | Kim et al. | Feb 2013 | B2 |
8630114 | Lue | Jan 2014 | B2 |
8743612 | Choi et al. | Jun 2014 | B2 |
8767473 | Shim et al. | Jul 2014 | B2 |
8848425 | Schloss | Sep 2014 | B2 |
8878278 | Alsmeier et al. | Nov 2014 | B2 |
9190293 | Wang et al. | Nov 2015 | B2 |
9202694 | Konevecki et al. | Dec 2015 | B2 |
9230985 | Wu et al. | Jan 2016 | B1 |
9245900 | Hosoda et al. | Jan 2016 | B2 |
9412752 | Yeh et al. | Aug 2016 | B1 |
9698152 | Peri | Jul 2017 | B2 |
9711529 | Hu et al. | Jul 2017 | B2 |
9748172 | Takaki | Aug 2017 | B2 |
9842651 | Harari | Dec 2017 | B2 |
9892800 | Harari | Feb 2018 | B2 |
9911497 | Harari | Mar 2018 | B1 |
10014317 | Peng | Jul 2018 | B2 |
10074667 | Higashi | Sep 2018 | B1 |
10096364 | Harari | Oct 2018 | B2 |
10121553 | Harari | Nov 2018 | B2 |
10157780 | Wu et al. | Dec 2018 | B2 |
10249370 | Harari | Apr 2019 | B2 |
10254968 | Gazit et al. | Apr 2019 | B1 |
10373956 | Gupta et al. | Aug 2019 | B2 |
10381378 | Harari | Aug 2019 | B1 |
10395737 | Harari | Aug 2019 | B2 |
10431596 | Herner et al. | Oct 2019 | B2 |
10475812 | Harari | Nov 2019 | B2 |
10622377 | Harari et al. | Apr 2020 | B2 |
20010030340 | Fujiwara | Oct 2001 | A1 |
20010053092 | Kosaka et al. | Dec 2001 | A1 |
20020028541 | Lee et al. | Mar 2002 | A1 |
20020051378 | Ohsawa | May 2002 | A1 |
20020193484 | Albee | Dec 2002 | A1 |
20040000679 | Patel et al. | Jan 2004 | A1 |
20040214387 | Madurawe et al. | Oct 2004 | A1 |
20040246807 | Lee | Dec 2004 | A1 |
20040262681 | Masuoka et al. | Dec 2004 | A1 |
20040262772 | Ramanathan et al. | Dec 2004 | A1 |
20050128815 | Ishikawa et al. | Jun 2005 | A1 |
20050236625 | Schuele et al. | Oct 2005 | A1 |
20050280061 | Lee | Dec 2005 | A1 |
20060155921 | Gorobets et al. | Jul 2006 | A1 |
20080160765 | Lee | Jul 2008 | A1 |
20080239812 | Naofumi et al. | Oct 2008 | A1 |
20080266960 | Kuo | Oct 2008 | A1 |
20090057722 | Masuoka et al. | Mar 2009 | A1 |
20090157946 | Arya | Jun 2009 | A1 |
20090237996 | Kirsch et al. | Sep 2009 | A1 |
20090279360 | Peter et al. | Nov 2009 | A1 |
20090316487 | Lee et al. | Dec 2009 | A1 |
20100124116 | Takashi et al. | May 2010 | A1 |
20110047325 | Mishima | Feb 2011 | A1 |
20110115011 | Masuoka et al. | May 2011 | A1 |
20110143519 | Lerner | Jun 2011 | A1 |
20110208905 | Shaeffer et al. | Aug 2011 | A1 |
20110298013 | Hwang et al. | Dec 2011 | A1 |
20120074478 | Sugimachi | Mar 2012 | A1 |
20120182801 | Lue | Jul 2012 | A1 |
20120223380 | Lee et al. | Sep 2012 | A1 |
20120243314 | Takashi | Sep 2012 | A1 |
20120307568 | Banna et al. | Dec 2012 | A1 |
20120327714 | Lue | Dec 2012 | A1 |
20130256780 | Kai et al. | Oct 2013 | A1 |
20130337646 | Cernea et al. | Dec 2013 | A1 |
20140015036 | Fursin et al. | Jan 2014 | A1 |
20140070289 | Tanaka et al. | Mar 2014 | A1 |
20140117366 | Saitoh | May 2014 | A1 |
20140151774 | Rhie | Jun 2014 | A1 |
20140213032 | Kai | Jul 2014 | A1 |
20140247674 | Karda et al. | Sep 2014 | A1 |
20140252454 | Rabkin | Sep 2014 | A1 |
20140252532 | Yang et al. | Sep 2014 | A1 |
20140328128 | Louie et al. | Nov 2014 | A1 |
20140340952 | Ramaswamy et al. | Nov 2014 | A1 |
20150079743 | Pachamuthu et al. | Mar 2015 | A1 |
20150079744 | Hwang | Mar 2015 | A1 |
20150129955 | Mueller et al. | May 2015 | A1 |
20150187823 | Miyairi et al. | Jul 2015 | A1 |
20150194440 | Noh et al. | Jul 2015 | A1 |
20150206886 | Guha et al. | Jul 2015 | A1 |
20150249143 | Sano | Sep 2015 | A1 |
20150340371 | Lui | Nov 2015 | A1 |
20160049404 | Mariani et al. | Feb 2016 | A1 |
20160086953 | Liu | Mar 2016 | A1 |
20160086970 | Peng | Mar 2016 | A1 |
20160141294 | Peri et al. | May 2016 | A1 |
20160225860 | Karda et al. | Aug 2016 | A1 |
20160314042 | Plants | Oct 2016 | A1 |
20170053906 | Or-Bach et al. | Feb 2017 | A1 |
20170092370 | Harari | Mar 2017 | A1 |
20170092371 | Harari | Mar 2017 | A1 |
20170148517 | Harari | May 2017 | A1 |
20170148810 | Kai et al. | May 2017 | A1 |
20170358594 | Lu et al. | Dec 2017 | A1 |
20180108416 | Harari | Apr 2018 | A1 |
20180151419 | Wu et al. | May 2018 | A1 |
20180269229 | Or-Bach et al. | Sep 2018 | A1 |
20180286918 | Bandyopadhyay et al. | Oct 2018 | A1 |
20180330791 | Li et al. | Nov 2018 | A1 |
20180342455 | Nosho | Nov 2018 | A1 |
20180342544 | Lee et al. | Nov 2018 | A1 |
20180366471 | Harari et al. | Dec 2018 | A1 |
20180366485 | Harari | Dec 2018 | A1 |
20180366489 | Harari et al. | Dec 2018 | A1 |
20190006009 | Harari | Jan 2019 | A1 |
20190019564 | Li et al. | Jan 2019 | A1 |
20190148286 | Or-Bach et al. | May 2019 | A1 |
20190157296 | Harari et al. | May 2019 | A1 |
20190180821 | Harari | Jun 2019 | A1 |
20190206890 | Harari et al. | Jul 2019 | A1 |
20190244971 | Harari | Aug 2019 | A1 |
20190259769 | Karda et al. | Aug 2019 | A1 |
20190304988 | Dong et al. | Oct 2019 | A1 |
20190325964 | Harari | Oct 2019 | A1 |
20190319044 | Harari | Nov 2019 | A1 |
20190348424 | Karda et al. | Nov 2019 | A1 |
20190355747 | Herner et al. | Nov 2019 | A1 |
20190370117 | Fruchtman et al. | Dec 2019 | A1 |
20200020718 | Harari | Jan 2020 | A1 |
20200051990 | Harari et al. | Feb 2020 | A1 |
20200063263 | Yang et al. | Feb 2020 | A1 |
20200098738 | Herner et al. | Mar 2020 | A1 |
20200098779 | Cernea et al. | Mar 2020 | A1 |
20200176468 | Herner et al. | Jun 2020 | A1 |
20200203378 | Harari | Jun 2020 | A1 |
20200219572 | Harari | Jul 2020 | A1 |
20200258897 | Yan et al. | Aug 2020 | A1 |
20210175251 | Zhang et al. | Jun 2021 | A1 |
20220028876 | Purayath et al. | Jan 2022 | A1 |
20220028886 | Pur et al. | Jan 2022 | A1 |
Number | Date | Country |
---|---|---|
2010-010349 | Jan 2010 | JP |
20120085591 | Aug 2012 | KR |
2018236937 | Dec 2018 | WO |
Entry |
---|
“PCT Search Report and Written Opinion, PCT/US2021/42620”, dated Oct. 28, 2021, 18 pages. |
“PCT Search Report and Written Opinion, PCT/US2021/042607”, dated Nov. 4, 2021, 17 pages. |
“EP Extended Search Report EP168690149.3”, dated Oct. 18, 2019. |
“European Search Report, EP 16852238.1”, dated Mar. 28, 2019. |
“European Search Report, EP17844550.8”, dated Aug. 12, 2020, 11 pages. |
“Notification of Reasons for Refusal, Japanese Patent Application 2018-527740”, (English translation), dated Nov. 4, 2020, 8 pages. |
“Partial European Search Report EP 16869049.3”, dated Jul. 1, 2019, pp. 1-12. |
“PCT Search Report and Written Opinion, PCT/US2018/038373”, dated Sep. 10, 2018. |
“PCT Search Report and Written Opinion, PCT/US2018/067338”, dated May 8, 2019. |
“PCT Search Report and Written Opinion, PCT/US2019/014319”, dated Apr. 15, 2019. |
“PCT Search Report and Written Opinion, PCT/US2019/041678”, dated Oct. 9, 2019. |
“PCT Search Report and Written Opinion, PCT/US2019/052446”, dated Dec. 11, 2019. |
“PCT Search Report and Written Opinion, PCT/US2020/065670”, dated Apr. 5, 2021, 12 pages. |
Kim, N., et al., “Multi-layered Vertical gate NANO Flash Overcoming Stacking Limit for Terabit Density Storage”, Symposium on VLSI Tech. Dig. of Technical Papers, 2009, pp. 188-189. |
Lue, H.T., et al., “A Highly Scalable 8-Layer 3D Vertical-gate {VG) TFT NANO Flash Using Junction-Free Buried Channel BE-SONOS Device”, Symposium on VLSI: Tech. Dig. of Technical Papers, 2010, pp. 131-132. |
Tanaka, T., et al., “A 768 GB 3b/cell 3D-Floaling-Gate NANO Flash Memory”, Digest of Technical Papers, the 2016 EEE International Solid-Slate Circuits Conference, 2016, pp. 142-144. |
Wann, H.C., et al., “High-Endurance Ultra-Thin Tunnel Oxide in Monos Device Structure for Dynamic Memory Application”, IEEE Electron Device letters, vol. 16, No. 11, Nov. 1995, pp. 491-493. |
Wu, Jixuan , et al., “A Monolithic 3D Integration of RRAM Array with Oxide Semiconductor FET for In-Memory Computing in Quantized Neural Network AI Applications”, 2020 IEEE Symposium on VLSI Technology Digest of Technical Papers, Honolulu, HI, USA, Jun. 2020, 4 pages. |
Number | Date | Country | |
---|---|---|---|
20220028886 A1 | Jan 2022 | US | |
20230247831 A9 | Aug 2023 | US |
Number | Date | Country | |
---|---|---|---|
62697085 | Jul 2018 | US | |
63054750 | Jul 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16510610 | Jul 2019 | US |
Child | 16914089 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16914089 | Jun 2020 | US |
Child | 17382126 | US |