The present invention relates generally to integrated circuits, and more particularly relates to methods for fabricating integrated circuits having low resistance metal gate structures.
Transistors such as metal oxide semiconductor field effect transistors (MOSFETs) or simply field effect transistors (FETs) or MOS transistors are the core building blocks of the vast majority of semiconductor integrated circuits (ICs). A FET includes source and drain regions between which a current can flow through a channel under the influence of a bias applied to a gate electrode that overlies the channel. The ICs are usually formed using both P-channel FETs (PMOS transistors or PFETs) and N-channel FETs (NMOS transistors or NFETs) and the IC is then referred to as a complementary MOS or CMOS circuit. Some semiconductor ICs, such as high performance microprocessors, can include millions of FETs. For such ICs, decreasing transistor size and thus increasing transistor density has traditionally been a high priority in the semiconductor manufacturing industry. Transistor performance, however, must be maintained even as the device size decreases.
In some integrated circuit designs there has been a desire to eliminate the use of polysilicon gate electrodes to improve device performance with decreased feature sizes. Replacing polysilicon gate structures with metal gate structures is one solution. Often, metal gate structures are formed in trenches in FET device regions and utilize aluminum or tungsten as a metal fill portion in the trenches in conjunction with a work function metal layer(s). The aluminum or tungsten metal fill portion is used as a conductive metal fill to offset the relatively higher resistance of the work function metal layer(s) to lower the overall resistance of the metal gate structure. However, as device sizes get smaller, metal gate structures with lower resistance than conventional metal gate structures formed with aluminum or tungsten metal fills are needed. Copper exhibits lower resistance than aluminum and tungsten. Unfortunately, copper typically forms conductive metal fill with voids when deposited in relatively small trenches. The presence of voids within the copper fill can increase the resistance of the metal gate structure and adversely affect the electrical characteristics of the resulting device.
Accordingly, it is desirable to provide methods for fabricating integrated circuits having low resistance metal gate structures. Furthermore, other desirable features and characteristics of the present invention will become apparent from the subsequent detailed description and the appended claims, taken in conjunction with the accompanying drawings and the foregoing technical field and background.
Methods for fabricating integrated circuits having low resistance metal gate structures are provided herein. In accordance with an exemplary embodiment, a method for fabricating an integrated circuit includes forming a metal gate stack in a FET trench formed in a FET region. The FET region includes an interlayer dielectric material on a semiconductor substrate. The metal gate stack is etched to form a recessed metal gate stack and a recess. The recess is defined by sidewalls in the FET region and is disposed along an upper section of the FET trench above the recessed metal gate stack. A liner is formed overlying the sidewalls and the recessed metal gate stack and defines an inner cavity in the recess. A copper layer is formed overlying the liner and at least partially fills the inner cavity. The copper layer is etched to expose an upper portion of the liner while leaving a copper portion disposed in a bottom portion of the inner cavity. Copper is electrolessly deposited on the copper portion to fill a remaining portion of the inner cavity.
In accordance with another exemplary embodiment, a method for fabricating an integrated circuit is provided. The method includes forming a metal gate stack in a FET trench formed in a FET region. The FET region includes an interlayer dielectric material on a semiconductor substrate. The metal gate stack is etched to form a recessed metal gate stack and a recess. The recess is defined by sidewalls in the FET region and is disposed along an upper section of the FET trench above the recessed metal gate stack. A liner is formed overlying the sidewalls and the recessed metal gate stack and defines an inner cavity in the recess. A copper seed layer is deposited overlying the liner. The copper seed layer is reflowed to form a reflowed copper seed layer that partially fills the inner cavity. The reflowed copper seed layer is etched to expose an upper portion of the liner while leaving a copper portion disposed in a bottom portion of the inner cavity. Copper is electrolessly deposited on the copper portion to fill a remaining portion of the inner cavity.
In accordance with another exemplary embodiment, a method for fabricating an integrated circuit is provided. The method includes forming a metal gate stack in a FET trench formed in a FET region. The FET region includes an interlayer dielectric material on a semiconductor substrate. The metal gate stack is etched to form a recessed metal gate stack and a recess. The recess is defined by sidewalls in the FET region and is disposed along an upper section of the FET trench above the recessed metal gate stack. A liner is formed overlying the sidewalls and the recessed metal gate stack and defines an inner cavity in the recess. The inner cavity is filled with copper to define a copper fill. The copper fill is etched to expose an upper portion of the liner while leaving a copper portion disposed in a bottom portion of the inner cavity. Copper is electrolessly deposited on the copper portion to fill a remaining portion of the inner cavity.
The present invention will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements.
The following Detailed Description is merely exemplary in nature and is not intended to limit the invention or the application and uses of the invention. Furthermore, there is no intention to be bound by any theory presented in the preceding background or the following detailed description.
Various embodiments contemplated herein relate to methods for fabricating integrated circuits having low resistance metal gate structures. During intermediate stages of the fabrication of an integrated circuit (IC), a metal gate stack is formed in a FET trench that is formed in a FET region. The FET region includes an interlayer dielectric material on a semiconductor substrate. The metal gate stack is etched to form a recessed metal gate stack and a recess. The recess is defined by sidewalls in the FET region and is disposed along an upper section of the FET trench above the recessed metal gate stack. A liner is formed overlying the sidewalls and the recessed metal gate stack and defines an inner cavity in the recess. In an exemplary embodiment, the liner includes at least a barrier layer that helps prevent migration of copper through the liner. A copper layer is formed overlying the liner and at least partially fills the inner cavity. The copper layer is etched to remove copper from an upper portion of the liner, thereby exposing the upper portion of the liner, while leaving some copper disposed in a bottom portion of the inner cavity. In an exemplary embodiment, the upper portion of the liner is substantially free of copper. Copper is then electrolessly deposited on the copper in the bottom portion to fill a remaining portion of the inner cavity with copper. Because the upper portion of the liner is substantially free of copper when copper is electrolessly deposited, copper grows substantially in one direction from the bottom portion to the top of the inner cavity to form a substantially void-free copper fill instead of growing copper in multiple competing directions, e.g., from both the bottom portion of the inner cavity and the upper portion of the liner, that might otherwise form trapped spaces or voids in the copper fill. As such, the substantially void-free copper fill is a substantially solid, highly conductive copper fill that cooperatively functions with the recessed metal gate stack as a relatively low resistance metal gate structure.
In an exemplary embodiment, spacers 20 and 22 are disposed in the ILD material 18 and cooperatively define a FET trench 24, which may be for a NFET device or a PFET device. Typically, the FET trench 24 may be formed by forming a dummy gate pattern on the semiconductor substrate 14, forming the spacers 20 and 22 on the dummy gate pattern, depositing and planarizing the ILD material 18, and removing the dummy gate pattern.
Formed in the FET trench 24 is a metal gate stack 26. The metal gate stack 26 may be for a NFET device or a PFET device, and includes various layers such as dielectric, work function metal(s), etch stop, capping, and wetting layers. The metal gate stack 26 shown in
A dielectric layer 30 of a high dielectric constant (high-k) insulator material is deposited overlying the interface layer 28 and wall linings 32 of the FET trench 24 by an atomic layer deposition (ALD) process, a CVD process, or the like. In an exemplary embodiment, the dielectric layer 30 has a thickness of from about 0.1 to about 3 nm and the high-k insulator material includes hafnium oxide, hafnium silicate, zirconium oxide, or hafnium aluminum oxide.
As illustrated, a capping layer 34 of titanium nitride (TiN) and an etch stop layer 36 of tantalum nitride (TaN) are deposited overlying the dielectric layer 30 by an ALD process or the like. In an exemplary embodiment, using the etch stop layer 36, first and/or second work function layers 38 and 40 are formed overlying the etch stop layer 36 using a deposition process, such as a physical vapor deposition (PVD) process, CVD process, an ALD process, or the like, and an etching process (e.g., dry etching process). Depending upon the desired function of the device, the metal gate stack 26 may include one or both of the first and second work function layers 38 and 40. In one example, the first and/or second work function layers 38 and 40 correspondingly have a thickness of from about 0.5 to about 10 nm. In an exemplary embodiment, if the first or second work function layer 38 or 40 is a P-type work function metal, the layer 38 or 40 includes TiN, or if the first or second work function layer 38 or 40 is a N-type work function metal, the layer 38 or 40 includes TiAl, TiAlC, TiC, TaC, TaAl, TaAlC, TaAlN, or TiAlCN.
A wetting layer 42 is deposited overlying the first and/or second function layers 38 and 40, for example, by a PVD process or the like. The wetting layer 42 helps promote adhesion between aluminum and the adjacent work function layer 38 or 40. In an exemplary embodiment, the wetting layer 42 is Ti, such as for an Al metal gate or TiN or WN for a W metal gate, and has a thickness of from about 0.5 to about 6 nm. Overlying the wetting layer 42, an aluminum or tungsten fill 43 is deposited in a remaining portion 44 of the FET trench 24 using, for example, a CVD process or the like. In an exemplary embodiment, the aluminum or tungsten fill 43 has a thickness of from about 20 to about 300 nm. Next, an upper surface 46 of the FET region 16 is planarized by a chemical mechanical planarization (CMP) process.
In an exemplary embodiment, a nucleation layer 66 is deposited onto the barrier layer 62 overlying the upper portion 53 and the recessed metal gate stack 48. The nucleation layer 66 helps facilitate bonding between copper and the liner 58. In an exemplary embodiment, the nucleation layer 66 is formed of tungsten (W) and/or ruthenium (Ru). In one example, the nucleation layer 66 is formed by depositing W and/or Ru onto the barrier layer 62 using a CVD process or an ALD process. In an exemplary embodiment, the nucleation layer 66 has a thickness (indicated by double headed arrow 68) of from about 1 to about 10 nm, such as from about 1 to about 3 nm, for example about 2 nm.
Referring to
Referring also to
The process continues by etching the reflowed copper seed layer 80 as illustrated in
Referring also to
Electroless deposition solutions for copper are well known and typically include, for example, a source of copper ions, a reducing agent, and a complexing agent and/or a chelating agent. In an exemplary embodiment, the electroless deposition process occurs with the electroless deposition solution at a temperature of from about 20 to about 100° C. and for a time sufficient to permit copper to backfill the inner cavity 60 of the recess 50.
In an exemplary embodiment, the process continues as illustrated in
Referring also to
Referring to
Referring to
In an exemplary embodiment, the process continues as illustrated in
Referring to
Referring to
In an exemplary embodiment, the process continues as illustrated in
Accordingly, methods for fabricating integrated circuits having low resistance metal gate structures have been described. During intermediate stages of the fabrication of an IC, a metal gate stack is formed in a FET trench that is formed in a FET region. The metal gate stack is etched to form a recessed metal gate stack and a recess. The recess is defined by sidewalls in the FET region and is disposed along an upper section of the FET trench above the recessed metal gate stack. A liner is formed overlying the sidewalls and the recessed metal gate stack and defines an inner cavity in the recess. A copper layer is formed overlying the liner and at least partially fills the inner cavity. The copper layer is etched to remove copper from an upper portion of the liner, thereby exposing the upper portion of the liner, while leaving some copper disposed in a bottom portion of the inner cavity. Copper is then electrolessly deposited on the copper in the bottom portion to fill a remaining portion of the inner cavity with copper and to form a substantially void-free copper fill that cooperatively functions with the recessed metal gate stack as a relatively low resistance metal gate structure.
While at least one exemplary embodiment has been presented in the foregoing detailed description of the invention, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing an exemplary embodiment of the invention. It being understood that various changes may be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope of the invention as set forth in the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
6159782 | Xiang et al. | Dec 2000 | A |
6229186 | Ishida | May 2001 | B1 |
6274409 | Choi | Aug 2001 | B1 |
6504210 | Divakaruni et al. | Jan 2003 | B1 |
7180192 | Hasunuma et al. | Feb 2007 | B2 |
7405112 | Besser | Jul 2008 | B2 |
7902581 | Frohberg et al. | Mar 2011 | B2 |
8084354 | Kahlert et al. | Dec 2011 | B2 |
8304834 | Yelehanka et al. | Nov 2012 | B2 |
20010049183 | Henson et al. | Dec 2001 | A1 |
20050082584 | Hussein et al. | Apr 2005 | A1 |
20050230716 | Moriya et al. | Oct 2005 | A1 |
20050275005 | Choi et al. | Dec 2005 | A1 |
20050277258 | Huang et al. | Dec 2005 | A1 |
20060017098 | Doczy et al. | Jan 2006 | A1 |
20080076216 | Pae et al. | Mar 2008 | A1 |
20080251855 | Besser | Oct 2008 | A1 |
20090087974 | Waite et al. | Apr 2009 | A1 |
20090146247 | Erturk et al. | Jun 2009 | A1 |
20100148274 | Tai et al. | Jun 2010 | A1 |
20110156107 | Bohr et al. | Jun 2011 | A1 |
20110204518 | Arunachalam | Aug 2011 | A1 |
20110291292 | Frohberg et al. | Dec 2011 | A1 |
20110298061 | Siddiqui et al. | Dec 2011 | A1 |
20120104469 | Li et al. | May 2012 | A1 |
20120299072 | Kim et al. | Nov 2012 | A1 |
20130137257 | Wei et al. | May 2013 | A1 |
20130288468 | Chi, Min-Hwa | Oct 2013 | A1 |
20130288471 | Chi, Min-Hwa | Oct 2013 | A1 |
20140042561 | Guo et al. | Feb 2014 | A1 |
Number | Date | Country | |
---|---|---|---|
20140154877 A1 | Jun 2014 | US |