The present invention relates to integrated circuits, and more specifically, to methods for forming field effect transistors in integrated circuits.
Integrated circuits often include a number of different types of field effect transistor (FET) devices formed on a substrate. The FET devices include a gate stack disposed on a substrate and a source and drain region in the substrate. The different types of FET devices may include different doping profiles in the source and drain regions of the devices.
A method for more effectively forming the source and drain regions of different types of devices on a substrate is desired.
According to one embodiment, a field effect transistor device prepared by a process comprising the steps of forming a first gate stack and a second gate stack on a substrate, depositing a first photoresist material over the second gate stack and a portion of the substrate, implanting ions in exposed regions of the substrate to define a first source region and a first drain region adjacent to the first gate stack, depositing a first protective layer over the first source region, the first gate stack, the first drain region, and the first photoresist material, removing portions of the first protective layer to expose the first photoresist material and to define a first spacer disposed on a portion of the first source region and a portion of the first drain region, and removing the first photoresist material.
Additional features and advantages are realized through the techniques of the present invention. Other embodiments and aspects of the invention are described in detail herein and are considered a part of the claimed invention. For a better understanding of the invention with the advantages and the features, refer to the description and to the drawings.
The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
Previous methods for forming a variety of field effect transistor (FET) devices included, for example, forming a number of gate stacks on a substrate and doping portions of the substrate using ion implantation to form source and drain regions. For integrated circuits, it is often desirable to form FETs having different doping profiles in the source and drain regions. For example, an integrated circuit may include n-type and p-type FETs that are formed using different doping profiles. To form a variety of FETs on a substrate with different doping profiles, a number of masking and doping steps may be performed. In this regard, a photolithographic mask is patterned over portions of the features on the substrate to protect the portions from ion implantation. The exposed regions are subjected to ion implantation with a desired dopant to form devices with a particular doping profile. The photoresist may then be removed, and another photoresist is patterned to expose different portions of the wafer that are subjected to ion implantation with yet another dopant. The process may be repeated as desired.
During hardened layer or “crust” over the exposed photoresist resulting in a photoresist that is ion implantation, the photoresist absorbs ions, which forms a difficult to remove. A chemical etching process is usually performed to remove the crusted photoresist, however the chemical etching process may damage the silicon substrate (and the doped source and drain regions in the substrate) that are masked by the photoresist by removing portions of the doped silicon material. The removal of the doped silicon material (particularly in the areas of the source and drain regions proximate to the channel region of the device) may undesirably reduce the performance of the effected FET devices.
The resultant structure includes the gate stack 106 with source and drain regions 302 and 304 that may have, for example, a n-type doping profile and a gate stack 108 with source and drain regions 802 and 804 that may have, for example, a p-type doping profile. Further processes may be performed to complete the formation of the FET devices, such as, for example, depositing and patterning spacers adjacent to the gate stacks 106 and 108 and performing an additional source and drain ion implantation and activation; and forming a silicide material over the source and drain regions 302, 304, 802, and 804.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one more other features, integers, steps, operations, element components, and/or groups thereof.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated
The diagrams depicted herein are just one example. There may be many variations to this diagram or the steps (or operations) described therein without departing from the spirit of the invention. For instance, the steps may be performed in a differing order or steps may be added, deleted or modified. All of these variations are considered a part of the claimed invention.
While the preferred embodiment to the invention had been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection for the invention first described.
This is a divisional application of and claims priority from U.S. application Ser. No. 13/009,271 filed on Jan. 19, 2011, the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 13009271 | Jan 2011 | US |
Child | 13778826 | US |