Ku, Lee, Ting, Kwong, IEEE Xplore, “The application of ion-beam mixing, doped silicde, and rapid thermal processing self-aligned silicide technology”, VLSI Technolgy, System and Application, 1989, pp. 337-341. |
H. Lange, “Physical properties of semiconducting transition metal silicides and their prospects in SI-based device applications”, IEEE, 1998. |
Mogami, Wakabayashi, et al. “Low-resistance self-aligned Ti-silicide technology for sub-quarter Micron CMOS devices”, 1996 IEEE. |
Kubota, T., “The Effect of the Floating Gate/Tunnel SiO2 Interface on FLASH Memory Data Retention Reliability”, ULSI Device Development Laboratories, NEC Corp., 2 pages. |
Wang, S. “Effects of Poly Depletion on the Estimate of Thin Dielectric Lifetime”, 1991 IEEE Electron Device Letters, vol. 12, No. 11, Nov. 1991, pp. 617-619. |
Schuegraf, “Impact of Polysilicon Depletion in Thin Oxide MOS Technology”, 1993 VLSITSA. |
Snow and Deal, “Polarization Phenomena and Other Properties of Phosphosilicate Glass Films on Silicon”, Journal of the Electrochemical Society, vol. 113, No. 3, Mar. 1968, pp. 263-269. |
Ohnishi K. et al., “Improving Gate Oxide Integrity (GOI) of a W/Wnx/dual-poly Si Stacked-Gate by Using Wet-Hydrogen Oxidation in 0.14-μm CMOS devices”, IEDM 1998, pp. 397-400. |
Kawada, K. et al. “Water vapor Generator By catalytic Reactor”, pp. 10-16, 1998. |
Wakabayashi H. et al., “An Ultra-Low Resistance and Therma Stable W pn-Poly-Si Gate CMOS Technology using Si/TiN Buffer Layer”, IEDM 1998, pp. 393-396. |
Hiura, Y. et al., “Integation Technology of Poly{overscore (m)}etal (W/WSiN/Poly-Si Dual Gate CMOS for 1 Gbit DRAMs and Beyond”, IEDM, 1998, pp. 389-392. |
Nagahama T. et al., “Wet Hydrogen Oxidation System for Metal Gate”, pp. 140-143, 1998. |
Lee, B. et al., “Insiyu Barrier Formation for High Reliable w/barrier/poly-Si Gate Using Denudation of WNx on Polycrystalline Si”, IEDM, 1998 pp. 385389. |
Wolf et al., “Silicon Processing for the VLSI Era -vol. 1: Process Technology,”™1986, pp. 384-385 (4 pages total). |