Methods for producing packaged integrated circuit devices and packaged integrated circuit devices produced thereby

Information

  • Patent Grant
  • 7033664
  • Patent Number
    7,033,664
  • Date Filed
    Tuesday, October 22, 2002
    22 years ago
  • Date Issued
    Tuesday, April 25, 2006
    18 years ago
Abstract
A crystalline substrate based device including a crystalline substrate having formed thereon a microstructure and at least one packaging layer which is formed over the microstructure and defines therewith at least one gap between the crystalline substrate and the at least one packaging layer and at least one opening in the packaging layer communicating with the at least one gap.
Description
FIELD OF THE INVENTION

The present invention relates to integrated circuits and similar devices generally.


BACKGROUND OF THE INVENTION

U.S. Pat. Nos. 5,716,759, and 5,980,663 and 6,777,767, of the present assignee relate to the field of the invention.


SUMMARY OF THE INVENTION

The present invention seeks to provide improved packaged crystalline substrate based devices and methods for producing same.


There is thus provided in accordance with a preferred embodiment of the present invention a crystalline substrate based device including a crystalline substrate having formed thereon a microstructure and at least one packaging layer which is formed over the microstructure and defines therewith at least one gap between the crystalline substrate and the at least one packaging layer and at least one opening in the packaging layer communicating with the at least one gap.


There is also provided in accordance with another preferred embodiment of the present invention a packaged crystalline substrate including a substrate having formed thereon a microstructure and at least one package which is attached to the substrate over the microstructure and defines therewith at least one gap, the at least one package containing at least one opening communicating with the at least one gap.


In accordance with a preferred embodiment of the present invention the at least one packaging layer is attached to the crystalline substrate using an adhesive. Preferably, the adhesive includes epoxy. Alternatively, the adhesive includes Thermoplastic materials. In another preferred embodiment, the adhesive includes Thermosetting materials.


Alternatively, the at least one packaging layer is attached to the crystalline substrate using a soldering. Additionally or alternatively, the at least one packaging layer is attached to the crystalline substrate using intermetalic layer.


Preferably, the crystalline substrate includes silicon. Alternatively, the crystalline substrate includes lithium niobate. Additionally, the crystalline substrate includes lithium tantalite. In accordance with another preferred embodiment, the crystalline substrate includes quartz. Alternatively, the crystalline substrate includes GaAs.


In accordance with another preferred embodiment, the at least one packaging layer is at least partially transparent. Preferably, the at least one packaging layer is transparent at least in the spectral range of 100 nm–20 micron.


In accordance with yet another embodiment the at least one cavity includes a plurality of cavities.


Preferably, the microstructure includes a micromechanical structure. Alternatively, the microstructure includes a microelectronic structure. Additionally or alternatively, the microstructure includes an optoelectronic structure.


In accordance with still another embodiment the gap is filled with fluid.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1A and 1B are pictorial illustrations of a crystalline substrate based device having an internal cavity, constructed and operative in accordance with preferred embodiments of the present invention;



FIGS. 2A and 2B are simplified sectional illustrations of the integrated circuit device shown in FIG. 1A, taken along lines IIA—IIA and IIB—IIB, respectively;



FIGS. 3A and 3B are simplified illustrations of a packaging layer for use in crystalline substrate based device in accordance with a preferred embodiment of the present invention; and



FIGS. 4A, 4B, 4C, 4D, 4E, 4F, 4G, 4H and 4I are simplified illustrations of steps in a method for producing a crystalline substrate based device of the type shown in FIGS. 1A and 1B in accordance with a preferred embodiment of the present invention.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

Reference is now made to FIGS. 1A and 1B, which are pictorial illustrations of integrated circuit devices constructed and operative in accordance with preferred embodiments of the present invention. As seen in FIG. 1A, the integrated circuit device 100 includes a relatively thin and compact, environmentally protected and mechanically strengthened integrated circuit package 110 having a multiplicity of electrical contacts 112 plated along the edge surfaces 114 thereof.


Preferably, contacts 112 extend over edge surfaces onto the underside planar surface 116 of the package. This contact arrangement permits both flat surface mounting and edge mounting of package 110 onto a circuit board. It is noted that the integrated circuit package 110 may include one or more of the following elements (not shown): an integrally formed dichroic filter, color filter, antireflective coating, polarizer, optical grating, integrated wave guide and optical coupling bumps.


In accordance with a preferred embodiment of the present invention, the integrated circuit package 110 defines a cavity 118, which is indicated in phantom lines. Integrated circuit package 110 also defines one or more openings 120 which allow fluid communication with the interior of cavity 118.


The embodiment shown in FIG. 1B is shown from an opposite orientation. Thus, as seen in the embodiment of FIG. 1B, contacts 112 extend over edge surfaces onto the top planar surface 116 of the package, corresponding to underside planar surface 116 of FIG. 1A. The embodiment of FIG. 1B also differs from that shown in FIG. 1A in that multiple communication openings 120 are defined on opposite sides of cavity 118. It is appreciated that communication openings 120 may be located in any appropriate position in reference to cavity 118.


Reference is now made to FIGS. 2A and 2B, which are simplified sectional illustrations of the integrated circuit device shown in FIG. 1A, taken along lines IIA—IIA and IIB—IIB, respectively. As seen in FIG. 2A, an integrated circuit device 200 includes a crystalline substrate 202. Underlying the substrate 202 and sealed thereto by electrically isolated material 204 is a packaging layer 206, typically formed of ceramic, along edges of which are formed electrical contacts 208, typically defining bumps 210. Conductive pads 212 preferably connect substrate 202 to electrical contacts 208.


In accordance with a preferred embodiment of the present invention a packaging layer 214, typically formed of ceramic, plastic or organic materials, and associated spacer elements 216, are attached utilizing an attaching layer 218, by a conventional attaching technique such as epoxy, soldering intermetalic, Thermoplastic, or Thermosetting process, to substrate 202, so as to define openings 220 between the substrate 202 and layer 214.


As seen in FIG. 2B, integrated circuit device 200 also includes a cavity 222 defined between substrate 202 and layer 214.


Typically, openings 220 are provided to enable the introduction of biological fluids or other suitable fluids into cavity 222, where they are analyzed by sensors located on substrate 202, or to perform a suitable biological or chemical reaction in order to analyze or modify the fluids as necessary. Alternatively, openings 220 enable the introduction of liquid crystal for liquid crystal displays.


It is appreciated that packaging layer 214 may be transparent and may have formed thereon a dichroic filter and/or anti-reflective coating. Packaging layer 214 may also be provided with one or more openings, to enable the introduction of biological fluids or other suitable fluids into cavity 222.


Reference is now made to FIGS. 3A and 3B, which are simplified illustrations of a packaging layer for use in crystalline substrate based device in accordance with a preferred embodiment of the present invention. The packaging layer consists of a substrate 300 typically formed of ceramic and spacers 306 shown in FIGS. 3A and 3B, which are typically of a partially rectangular configuration, as indicated in FIG. 3B.


Reference is now made to FIGS. 4A, 4B, 4C, 4D, 4E, 4F, 4G, 4H & 4I, which are simplified illustrations of steps in a method for producing a crystalline substrate based device similar to that shown in FIG. 1A, clearly illustrating the formation of the openings described therein, in accordance with a preferred embodiment of the present invention.


As seen in FIG. 4A, a packaging layer 400, typically of the type shown in FIGS. 3A and 3B, is provided. Attaching layer 402 is applied thereto, preferably along the exposed surfaces of spacers 404 formed thereon. Attaching layer 402 is preferably a high temperature epoxy, soldering, or intermetalic layer.


As shown in FIG. 4B, the packaging layer 400, thus prepared, is attached to a crystalline substrate 406, having defined thereon conductive pads 408 and circuitry 410. It is appreciated that circuitry 410 may be comprised of electrical circuitry, optoelectric components, optomechanical components or any other suitable device. It is also appreciated that typically, circuitry 410 is in electrical communication with conductive pads 408. As seen in FIG. 4B, a series of communicating openings 412 is this defined between the packaging layer 400 and the substrate 406, in accordance with a preferred embodiment of the present invention.


The crystalline substrate 406 is preferably lapped, as shown in FIG. 4C and etched, as shown in FIG. 4D, to define separate substrates 414. Following etching, the substrates 414 are adhered via an epoxy layer 416 to an underlying packaging layer 418, as shown in FIG. 4E.


As seen in FIG. 4F, the packaging layer 418 and epoxy layer 416 are mechanically notched and thereafter electrical contacts 420 and typically bumps 422 are formed thereon, as seen in FIG. 4G. The resulting assembly is diced as shown in FIG. 4H to yield a plurality of packaged integrated circuit devices, as seen in FIG. 41. It is noted that electrical contacts 420 are in electrical contact with conductive pads 408 defined in substrate 406, as seen in the drawings.


It is appreciated that here and throughout all of the examples described herein, the crystalline substrate may be any suitable crystalline substrate and may comprise, for example, silicon, lithium niobate, lithium tantalite, quartz, GaAs or any other suitable material.


The manufacturing techniques described hereinabove and hereinbelow may but need not necessarily include techniques described in any of the following U.S. Patents of the present assignee, the disclosure of which is hereby incorporated by reference: U.S. Pat. Nos. 5,716,759; 5,980,663 and 6,777,767.


It will be appreciated by persons skilled in the art that the present invention is not limited by what has been particularly shown and described hereinabove. Rather the scope of the present invention includes both combinations and subcombinations of various features described hereinabove as well as modifications and variations thereof which would occur to a person of skill in the art upon reading the foregoing description and referring to the drawings and which are not in the prior art.

Claims
  • 1. A crystalline substrate based device comprising: a crystalline substrate having formed thereon a microstructure;at least one chip scale packaging layer which is formed over said microstructure;a spacer element, disposed between said at least one chip scale packaging layer and said crystalline substrate, said crystalline substrate, said at least one chip scale packaging layer and said spacer element defining at least one gap between said crystalline substrate and said at least one chip scale packaging layer, said crystalline substrate, said microstructure and said at least one chip scale packaging layer forming a chip scale package having two major faces and a plurality of edge faces extending along the periphery of and between said major faces;at least one opening in said spacer element along one of said plurality of edge faces of said chip scale package communicating with said at least one gap; andat least one electrical contact formed on said chip scale package.
  • 2. A crystalline substrate based device according to claim 1 and wherein said at least one chip scale packaging layer is attached to said crystalline substrate using an adhesive.
  • 3. A crystalline substrate based device according to claim 1 and wherein said at least one chip scale packaging layer is attached to said crystalline substrate using a soldering material.
  • 4. A crystalline substrate based device according to claim 1 and wherein said at least one chip scale packaging layer is attached to said crystalline substrate using intermetalic layer.
  • 5. A crystalline substrate based device according to claim 2 and wherein said adhesive comprises Thermoplastic materials.
  • 6. A crystalline substrate based device according to claim 2 and wherein said adhesive comprises Thermosetting materials.
  • 7. A crystalline substrate based device according to claim 2 and wherein said adhesive comprises epoxy.
  • 8. A crystalline substrate based device according to claim 1 and wherein said crystalline substrate comprises silicon.
  • 9. A crystalline substrate based device according to claim 1 and wherein said crystalline substrate comprises lithium niobate.
  • 10. A crystalline substrate based device according to claim 1 and wherein said crystalline substrate comprises lithium tantalite.
  • 11. A crystalline substrate based device according to claim 1 and wherein said crystalline substrate comprises quartz.
  • 12. A crystalline substrate based device according to claim 1 and wherein said crystalline substrate comprises GaAs.
  • 13. A crystalline substrate based device according to claim 1 and wherein said at least one chip scale packaging layer is at least partially transparent.
  • 14. A crystalline substrate based device according to claim 13 and wherein said at least one chip scale packaging layer is transparent at least in the spectral range of 100 nm–20 micron.
  • 15. A crystalline substrate based device according to claim 1 and wherein said at least one gap comprises a plurality of gaps.
  • 16. A crystalline substrate based device according to claim 1 and wherein said microstructure comprises a micromechanical structure.
  • 17. A crystalline substrate based device according to claim 1 and wherein said microstructure comprises a microelectronic structure.
  • 18. A crystalline substrate based device according to claim 1 and wherein said microstructure comprises an optoelectronic structure.
  • 19. A packaged crystalline substrate comprising: a substrate having formed thereon a microstructure;at least one chip scale package which is attached to said substrate over said microstructure, said at least one chip scale package having two major faces and a plurality of edge faces extending along the periphery of and between said major faces, and including a spacer element disposed between said at least one chip scale package and said substrate, said substrate, said at least one chip scale package and said spacer element defining at least one gap between said substrate and said at least one chip scale package, said at least one chip scale package containing at least one opening along at least one of said plurality of edge faces of said at least one chip scale package communicating with said at least one gap; andat least one electrical contact formed on said at least one chip scale package.
  • 20. A packaged crystalline substrate according to claim 19 and wherein said at least one chip scale package is attached to said substrate using an adhesive.
  • 21. A packaged crystalline substrate according to claim 19 and wherein said at least one chip scale package is attached to said substrate using a soldering material.
  • 22. A packaged crystalline substrate according to claim 19 and wherein said at least one chip scale package is attached to said substrate using intermetalic layer.
  • 23. A packaged crystalline substrate based device according to claim 20 and wherein said adhesive comprises Thermosetting materials.
  • 24. A packaged crystalline substrate based device according to claim 20 and wherein said adhesive comprises Thermoplastic materials.
  • 25. A packaged crystalline substrate based device according to claim 20 and wherein said adhesive comprises epoxy.
  • 26. A packaged crystalline substrate according to claim 19 and wherein said substrate comprises silicon.
  • 27. A packaged crystalline substrate according to claim 19 and wherein said substrate comprises lithium niobate.
  • 28. A packaged crystalline substrate according to claim 19 and wherein said substrate comprises lithium tantalite.
  • 29. A packaged crystalline substrate according to claim 19 and wherein said substrate comprises quartz.
  • 30. A packaged crystalline substrate according to claim 19 and wherein said substrate comprises GaAs.
  • 31. A packaged crystalline substrate according to claim 19 and wherein said at least one chip scale package is at least partially transparent.
  • 32. A packaged crystalline substrate according to claim 19 and wherein said at least one gap comprises a plurality of gaps.
  • 33. A packaged crystalline substrate according to claim 19 and wherein said microstructure comprises a micromechanical structure.
  • 34. A packaged crystalline substrate according to claim 19 and wherein said microstructure comprises a microelectronic structure.
  • 35. A packaged crystalline substrate according to claim 19 and wherein said microstructure comprises an optoelectronic structure.
  • 36. A packaged crystalline substrate according to claim 19 and wherein said at least one gap is filled with fluid.
  • 37. A crystalline substrate based device according to claim 31 and wherein said at least one chip scale packaging layer is transparent at least in the spectral range of 100 nm–20 micron.
US Referenced Citations (88)
Number Name Date Kind
2507956 Bruno et al. May 1950 A
2796370 Ostrander et al. Jun 1957 A
2851385 Spruance, Jr. et al. Sep 1958 A
4551629 Carson et al. Nov 1985 A
4633573 Scherer Jan 1987 A
4764846 Go Aug 1988 A
4794092 Solomon Dec 1988 A
4862249 Carlson Aug 1989 A
4908086 Goodrich et al. Mar 1990 A
4943844 Oscilowski et al. Jul 1990 A
4984358 Nelson Jan 1991 A
5037779 Whalley et al. Aug 1991 A
5104820 Go et al. Apr 1992 A
5124543 Kawashima Jun 1992 A
5126286 Chance Jun 1992 A
5177753 Tanaka Jan 1993 A
5266501 Imai Nov 1993 A
5266833 Capps Nov 1993 A
5321303 Kawahara et al. Jun 1994 A
5455386 Brathwaite et al. Oct 1995 A
5455455 Badehi Oct 1995 A
5500540 Jewell et al. Mar 1996 A
5505985 Nakamura et al. Apr 1996 A
5546654 Wojnarowski et al. Aug 1996 A
5547906 Badehi Aug 1996 A
5567657 Wojnarowski et al. Oct 1996 A
5610431 Martin Mar 1997 A
5612570 Eide et al. Mar 1997 A
5657206 Pedersen et al. Aug 1997 A
5660741 Suzuki et al. Aug 1997 A
5661087 Pedersen et al. Aug 1997 A
5675180 Pedersen et al. Oct 1997 A
5703400 Wojnarowski et al. Dec 1997 A
5716759 Badehi Feb 1998 A
5719979 Furuyama Feb 1998 A
5798557 Salatino et al. Aug 1998 A
5814894 Igarashi et al. Sep 1998 A
5817541 Averkiou et al. Oct 1998 A
5824204 Jerman Oct 1998 A
5837566 Pedersen et al. Nov 1998 A
5849623 Wojnarowski et al. Dec 1998 A
5857858 Gorowitz et al. Jan 1999 A
5859475 Freyman et al. Jan 1999 A
5869353 Levy et al. Feb 1999 A
5888884 Wojnarowski Mar 1999 A
5891761 Vindasius et al. Apr 1999 A
5900674 Wojnarowski et al. May 1999 A
5909052 Ohta et al. Jun 1999 A
5915168 Salatino et al. Jun 1999 A
5925973 Eda et al. Jul 1999 A
5938452 Wojnarowski Aug 1999 A
5952712 Ikuina et al. Sep 1999 A
5965933 Young et al. Oct 1999 A
5969461 Anderson et al. Oct 1999 A
5980663 Badehi Nov 1999 A
5981945 Spaeth et al. Nov 1999 A
5985695 Freyman et al. Nov 1999 A
5986746 Metz et al. Nov 1999 A
5993981 Askinazi et al. Nov 1999 A
5996199 Ichikawa et al. Dec 1999 A
6002163 Wojnarowski Dec 1999 A
6020217 Kuisi et al. Feb 2000 A
6046410 Wojnarowski et al. Apr 2000 A
6060778 Jeong et al. May 2000 A
6062461 Sparks et al. May 2000 A
6072236 Akram et al. Jun 2000 A
6080596 Vindasius et al. Jun 2000 A
6083766 Chen Jul 2000 A
6087586 Chen Jul 2000 A
6092280 Wojnarowski Jul 2000 A
6098278 Vintasius et al. Aug 2000 A
6106735 Kurle et al. Aug 2000 A
6111274 Arai Aug 2000 A
6124637 Freyman et al. Sep 2000 A
6134118 Pedersen et al. Oct 2000 A
6168965 Malinovich et al. Jan 2001 B1
6215642 Sogard Apr 2001 B1
6235141 Feldman et al. May 2001 B1
6265763 Jao et al. Jul 2001 B1
6268231 Wetzel Jul 2001 B1
6285064 Foster Sep 2001 B1
6351027 Giboney et al. Feb 2002 B1
6495398 Goetz Dec 2002 B1
6507097 Goetz et al. Jan 2003 B1
6548895 Benavides et al. Apr 2003 B1
6548911 Yu et al. Apr 2003 B1
6768190 Yang et al. Jul 2004 B1
20030186482 Schuurmans et al. Oct 2003 A1
Foreign Referenced Citations (5)
Number Date Country
490739 Jun 1992 EP
63-166710 Jul 1988 JP
WO 8502283 May 1985 WO
WO 8904113 May 1989 WO
WO 9519645 Jul 1995 WO
Related Publications (1)
Number Date Country
20040076797 A1 Apr 2004 US