1. Field of the Invention
Generally, the present disclosure relates to the manufacture of sophisticated semiconductor devices, and, more specifically, to various methods of forming copper-based conductive structures by forming a copper-based seed layer having an as-deposited thickness profile and thereafter performing an etching process and electroless copper deposition to fill the trench with copper.
2. Description of the Related Art
The fabrication of advanced integrated circuits, such as CPU's, storage devices, ASIC's (application specific integrated circuits) and the like, requires the formation of a large number of circuit elements in a given chip area according to a specified circuit layout. Field effect transistors (NMOS and PMOS transistors) represent one important type of circuit element that, to a great extent, substantially determines the performance capability of integrated circuit devices employing such transistors. A field effect transistor, irrespective of whether an NMOS transistor or a PMOS transistor is considered, typically comprises so-called PN junctions that are formed by an interface of highly doped regions, referred to as drain and source regions, with a slightly doped or non-doped region, such as a channel region, disposed between the highly doped source/drain regions.
In a field effect transistor, the conductivity of the channel region, i.e., the drive current capability of the conductive channel, is controlled by a gate electrode formed adjacent to the channel region and separated therefrom by a thin gate insulation layer. The conductivity of the channel region, upon formation of a conductive channel due to the application of an appropriate control voltage to the gate electrode, depends on, among other things, the dopant concentration, the mobility of the charge carriers and, for a given extension of the channel region in the transistor width direction, the distance between the source and drain regions, which is also referred to as the channel length of the transistor. Thus, in modern ultra-high density integrated circuits, device features, like the channel length, have been steadily decreased in size to enhance the performance of the semiconductor device and the overall functionality of the circuit.
However, the ongoing shrinkage of feature sizes on transistor devices causes certain problems that may at least partially offset the advantages that may be obtained by reduction of the device features. Generally, decreasing the size of, for instance, the channel length of a transistor typically results in higher drive current capabilities and enhanced switching speeds. Upon decreasing channel length, however, the pitch between adjacent transistors likewise decreases, thereby limiting the size of the conductive contact elements—e.g., those elements that provide electrical connection to the transistor, such as contact vias and the like—that may fit within the available real estate between adjacent transistors. Accordingly, the electrical resistance of conductive contact elements becomes a significant issue in the overall transistor design, since the cross-sectional area of these elements is correspondingly decreased. Moreover, the cross-sectional area of the contact vias, together with the characteristics of the materials they comprise, may have a significant influence on the effective electrical resistance and overall performance of these circuit elements.
Thus, improving the functionality and performance capability of various metallization systems has become important in designing modern semiconductor devices. One example of such improvements is the enhanced use of copper metallization systems in integrated circuit devices and the use of so-called “low-k” dielectric materials (materials having a dielectric constant less than 3) in such devices. Copper metallization systems exhibit improved electrical conductivity as compared to, for example, prior art metallization systems using aluminum for the conductive lines and vias. The use of low-k dielectric materials also tends to improve the signal-to-noise ratio (S/N ratio) by reducing crosstalk as compared to other dielectric materials with higher dielectric constants. However, the use of such low-k dielectric materials can be problematic as they tend to be less resistant to metal migration as compared to some other dielectric materials.
Copper is a material that is difficult to etch using traditional masking and etching techniques. Thus, conductive copper structures, e.g., conductive lines or vias, in modern integrated circuit devices are typically formed using known single or dual damascene techniques. In general, the damascene technique involves (1) forming a trench/via in a layer of insulating material, (2) depositing one or more relatively thin barrier layers, (3) forming copper material across the substrate and in the trench/via and (4) performing a chemical mechanical polishing process to remove the excess portions of the copper material and the barrier layer positioned outside of the trench/via to define the final conductive copper structure. The copper material is typically formed by performing an electrochemical copper deposition process after a thin conductive copper seed layer is deposited by physical vapor deposition on the barrier layer.
An electroplating process is then performed to deposit an appropriate amount of bulk copper, e.g., a layer of copper about 500 nm or so thick, across the substrate in an attempt to insure that the trench/via 14 is completely filled with copper. In an electroplating process, electrodes (not shown) are coupled to the copper seed layer 18 at the perimeter of the substrate and a current is passed through the copper seed layer 18 which caused copper material to deposit and build on the copper seed layer 18.
There are other problems associated with using an electroplating process to form layers of bulk copper when forming conductive copper structures. For example, as noted above, in an electroplating process, there is typically a relatively large quantity of copper material, e.g., at least about a 200 nm or so thick layer of copper, that is formed above the substrate in order to insure that the trenches/vias 14 in the layer of insulating material are completely filled. This excess copper material must be removed and it is typically removed by performing a CMP process that is expensive and time-consuming to perform. After the copper CMP process is performed, a separate CMP process is typically performed to remove excess amounts of the barrier layer 16 that is positioned outside of the trench/via 14. Achieving planar surfaces on underlying layers of material is very important so as not to adversely impact subsequent processing operations. Performing the copper CMP process to remove such a relatively large amount of bulk copper material can lead to undesirable topography differences across the substrate. Additionally, in an electroplating process, the amount of copper deposited may not be uniform across the substrate because the underneath seed layer is thin and has relatively high resistance. Lastly, to be effective, the electroplating process requires that the copper seed layer 18 uniformly cover the entirety of the wafer. However, as device dimensions have decreased and packing densities have increased, it is becoming more difficult to make the copper seed layer 18 with a uniform thickness in all areas across the substrate due to confined feature spaces.
The present disclosure is directed to various methods that may avoid, or at least reduce, the effects of one or more of the problems identified above.
The following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
Generally, the present disclosure is directed to various methods of forming conductive copper structures by forming a copper-based seed layer having an as-deposited thickness profile and thereafter performing an etching process, followed by performing an electroless copper deposition process to fill the trench with copper. In one example, the method includes forming a trench/via in a layer of insulating material, performing a deposition process to form an as-deposited copper-based seed layer above the layer of insulating material in the trench/via, wherein the copper-based seed layer has a first portion that is positioned above a bottom of the trench/via that is thicker than second portions of the copper seed layer that are positioned above sidewalls of the trench/via, performing an etching process on the as-deposited copper-based seed layer to substantially remove portions of the second portions of the as-deposited copper-based seed layer and performing an electroless deposition process to fill the trench/via with a copper-based material.
Another illustrative method disclosed herein includes forming a trench/via in a layer of insulating material, forming a barrier liner layer above the layer of insulating material and in the trench/via, forming a copper-based seed layer above the barrier liner layer and in the trench/via, wherein the copper-based seed layer has a first portion that is positioned above a bottom of the trench/via that is thicker than second portions of the copper seed layer that are positioned above sidewalls of the trench/via, performing a wet etching process on the copper-based seed layer to remove substantially all of the second portions of the as-deposited copper-based seed layer for at least some length along the sidewalls of the trench/via and performing an electroless copper deposition process to fill the trench with a copper-based material.
The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
Various illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
The present subject matter will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
The present disclosure is directed to various methods of forming conductive copper structures by forming a copper-based seed layer having a targeted as-deposited thickness profile and thereafter performing an etching process. As will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of technologies, e.g., NMOS, PMOS, CMOS, etc., and is readily applicable to a variety of devices, including, but not limited to, ASIC's, logic devices, memory devices, etc. With reference to
The various components and structures of the device 200 may be initially formed using a variety of different materials and by performing a variety of known techniques. For example, the layer of insulating material 210 may be comprised of any type of insulating material, e.g., silicon dioxide, a low-k insulating material (k value less than 3), a high-k insulating material (k value greater than 10), etc., it may be formed to any desired thickness and it may be formed by performing, for example, a chemical vapor deposition (CVD) process or an atomic layer deposition (ALD) process, or plasma-enhanced versions of such processes. The illustrative hard mask layer 212 may be comprised of a variety of materials, such as silicon nitride, titanium nitride, etc.
With continuing reference to
Thereafter, a copper-based seed layer 219 having a specifically targeted as-deposited thickness profile has been deposited across the substrate on the barrier liner layer 216 and in the trench/via 214 on the barrier liner layer 216 proximate the sidewalls 224 and above the bottom 225 of the trench/via 214. The copper-based seed layer 219 may be comprised of pure copper, or a copper alloy, including, for example, copper-aluminum, copper-cobalt, copper-manganese, copper-magnesium, copper-tin and copper-titanium, with alloy concentration ranging from 0.1 atomic percent to about 50 atomic percent based on application. In general, the copper-based seed layer 219 is formed such that a first portion 219A of the layer 219 that is positioned above the bottom 225 of the trench/via 214 has a greater thickness than second portions 219B of the layer 219 positioned above the sidewalls 224 of the trench/via 214. More specifically, in one illustrative embodiment, first portion 219A of the layer 219 has an as-deposited thickness 219AT that is greater than the as-deposited thickness 219BT of the portions of the layer 219 positioned above the sidewalls 224 and greater than the as-deposited thickness 219CT of the portion of the layer 219 that is formed outside of the trench/via 214. In one illustrative example, the first thickness 219AT may be about 10 nm greater than the thickness 219BT. The thickness 219CT of the portion of the layer 219 that is formed on substantially horizontal surfaces outside of the trench/via 214 may be about 10-25 nm. In absolute terms, in one example, the first thickness 219AT may be about 10-25 nm, while the thickness 219BT may be about 3-8 nm.
In one illustrative example, the layer 219 may be comprised of copper and it may be formed such that it has the desired thickness profile, i.e., thicker above the bottom 225 of the trench/via 214 and thinner above the sidewalls 224 of the trench/via 214, by performing a copper or copper alloy deposition process such as, for example, a PVD process, a CVD process, etc. The first and second thicknesses 219AT, 219BT may vary depending upon the particular application, and the desired as-deposited thicknesses of the the layer 219 may be achieved by varying the process conditions of the deposition process. For example, the desired thickness profile for the layer 219 may be achieved by performing an ionized PVD type process with a pressure of about 1-5 mTorr, an AC bias on the pedestal within the range of about 200-1200 Watts and a pedestal temperature within the range of about −40-300° C.
Then, as shown in
In some embodiments, after the etching process 226 is performed, one or more process operations may be performed to eliminate oxide materials, such as ruthenium oxide material, that may have formed on the barrier liner layer 216. For example, a heating process at a temperature of at least about 100° C. may be performed on the device for a duration of about 30 seconds in a reducing atmosphere such as, for example, a hydrogen-containing gas, such as a forming gas, to reduce such oxide materials. In another example, the device may be placed in a wet bath that includes reducing chemical ingredients, e.g., a bath comprising DMAB (dimethylamine-borane), to reduce any such oxide materials on the barrier liner layer 216. When the barrier liner layer 216 is made of cobalt or a cobalt alloy, this heating or chemical treatment to remove or reduce oxides may or may not be needed because cobalt oxides may be dissolved in an electroless copper bath depending on the chemistry and process parameters.
Next, as shown in
Next, as shown in
The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Accordingly, the protection sought herein is as set forth in the claims below.
Number | Name | Date | Kind |
---|---|---|---|
5674787 | Zhao et al. | Oct 1997 | A |
6077780 | Dubin | Jun 2000 | A |
6168704 | Brown et al. | Jan 2001 | B1 |
6181013 | Liu et al. | Jan 2001 | B1 |
6224737 | Tsai et al. | May 2001 | B1 |
6380084 | Lim et al. | Apr 2002 | B1 |
6399486 | Chen et al. | Jun 2002 | B1 |
6492722 | Cheung et al. | Dec 2002 | B1 |
6524950 | Lin | Feb 2003 | B1 |
6630741 | Lopatin et al. | Oct 2003 | B1 |
6642146 | Rozbicki et al. | Nov 2003 | B1 |
6723653 | Kim | Apr 2004 | B1 |
7037836 | Lee | May 2006 | B2 |
7071100 | Chen et al. | Jul 2006 | B2 |
7202168 | Ikenoue et al. | Apr 2007 | B2 |
7217655 | Cabral, Jr. et al. | May 2007 | B2 |
7282450 | Shue et al. | Oct 2007 | B2 |
7317253 | Nogami | Jan 2008 | B2 |
7432195 | Suzuki | Oct 2008 | B2 |
7514348 | Shue et al. | Apr 2009 | B2 |
7695981 | Dai et al. | Apr 2010 | B2 |
7732231 | Aldaz et al. | Jun 2010 | B1 |
7994055 | Sakai et al. | Aug 2011 | B2 |
8008184 | Matsumoto et al. | Aug 2011 | B2 |
20010024691 | Kimura et al. | Sep 2001 | A1 |
20070151859 | Kim | Jul 2007 | A1 |
20080223287 | Lavoie et al. | Sep 2008 | A1 |
20090026617 | Park | Jan 2009 | A1 |
20090184421 | Oshida et al. | Jul 2009 | A1 |
20090280649 | Mayer et al. | Nov 2009 | A1 |
20100103634 | Funaya et al. | Apr 2010 | A1 |
20100200991 | Akolkar et al. | Aug 2010 | A1 |
20100285660 | Lin et al. | Nov 2010 | A1 |
20100311238 | Nakamura et al. | Dec 2010 | A1 |
20110124189 | Lehr et al. | May 2011 | A1 |
20120064717 | Kato et al. | Mar 2012 | A1 |
20120073865 | Kang et al. | Mar 2012 | A1 |
20120190188 | Zhao et al. | Jul 2012 | A1 |
20120231623 | Oshida et al. | Sep 2012 | A1 |
20120235302 | Furuya | Sep 2012 | A1 |
20120264288 | Furuya | Oct 2012 | A1 |
20130026635 | Yang et al. | Jan 2013 | A1 |
Number | Date | Country | |
---|---|---|---|
20130309863 A1 | Nov 2013 | US |