Claims
- 1. A method of forming recesses in a substrate, said method comprising the steps of:
- selecting a substrate having a surface thereof;
- forming a pattern of agglomerated material which comprises an elemental conductor on said surface of said substrate; and
- selectively etching said substrate using said agglomerated material as a mask, so as to form recesses in said substrate and such that said agglomerated material is simultaneously removed from said surface.
- 2. The method of claim 1 wherein said elemental conductor comprises gold.
- 3. The method of claim 1 wherein said forming of said pattern comprises sputter-deposition of said material under conditions which result in agglomeration of said material.
- 4. The method of claim 1 wherein said forming of said pattern comprises evaporation of said material under conditions which result in agglomeration of said material.
- 5. The method of claim 1 wherein said forming of said pattern comprises chemical vapor deposition of said material under conditions which result in agglomeration of said material.
- 6. The method of claim 1 wherein said forming of said pattern comprises applying a conformal layer of said material and heating said conformal layer under conditions which result in agglomeration of said material.
- 7. The method of claim 1 wherein said selective etch of said substrate comprises reactive ion etching.
- 8. The method of claim 1 where sputtering during said selective etch removes said agglomerated material.
- 9. A method of forming recesses in a substrate, said method comprising the steps of:
- selecting a substrate having a surface thereof;
- forming a pattern of agglomerated material which comprises an elemental conductor on said surface of said substrate; and
- selectively etching said substrate using said agglomerated material as a mask, so as to form recesses in said substrate and such that said agglomerated material is simultaneously removed from said surface,
- wherein the pattern is formed by evaporation or chemical vapor deposition of the material under conditions which result in agglomeration.
- 10. A method of forming recesses in a substrate, said method comprising the steps of:
- selecting a substrate having a surface thereof;
- forming a pattern of agglomerated material, which comprises one of the group consisting of an elemental and a compound conductor, by applying a conformal layer of said material and heating said conformal layer under conditions which result in agglomeration of the material, on said surface of said substrate; and
- selectively etching said substrate using said agglomerated material as a mask, so as to form recesses in said substrate and such that said agglomerated material is simultaneously removed from said surface.
- 11. The method of claim 10, wherein the substrate comprises a flat capacitor.
- 12. The method of claim 10, wherein the substrate comprises a stacked capacitor.
- 13. The method of claim 10, wherein the substrate comprises a silicon wafer.
- 14. The method of claim 10, wherein the substrate comprises a silicon wafer with an insulator layer overlying the wafer, said insulator layer being exposed on an upper surface thereof, and said surface of said substrate comprising said upper surface of said insulator layer.
- 15. The method of claim 10, wherein the selective etch comprises:
- first, selectively etching said insulator layer using said agglomerated material as a mask, so as to from recesses in said insulator layer; and
- second, selectively etching said substrate using said etched insulator layer as a mask, so as to form recesses in said substrate.
- 16. The method of claim 10, wherein the insulator layer comprises an oxide layer.
- 17. The method of claim 10, wherein the pattern comprises a random patter.
Parent Case Info
This application is a divisional of application Ser. No. 08/168,703, filed Dec. 6, 1993, now U.S. Pat. No. 5,466,626.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
61-3489 |
Sep 1986 |
JPX |
Non-Patent Literature Citations (3)
Entry |
P.C. Fazan and A. Ditali, "Electrical Characterization of Textured Interpoly Capacitors For Advanced Stacked DRAMs", IEDM #27.5.1-27.5.4, pp. 663-666 (1990). |
M. Sakao et al., "A Capacitor-Over-Bit-Line (COB) Cell With A Hemispherical-Grain Storage Node For 64Mb FRAMs", IEDM 27.3.1-27.3.4, pp. 655-658 (1990). |
M. Yoshimaru et al., "Rugged Surface Poly-Si Electrode And Low Temperature Deposited Si.sub.3 N.sub.4 For 64MBIT And Beyond STC DRAM Cell", IEDM # 27.4.1-27.4.4, pp. 659-622 (1990). |
Divisions (1)
|
Number |
Date |
Country |
Parent |
168703 |
Dec 1993 |
|