Claims
- 1. A radiation hardened MNOS memory transistor comprising
- a substrate of electrically insulating material,
- a mesa of semiconductor material deposited on the surface thereof,
- a source region formed by P+ diffusions into a portion of said mesa adjacent one edge thereof,
- a drain region formed by P+ diffusions into a portion of said mesa adjacent the edge thereof opposite said source region, said source and drain regions in part defining a substrate gate region therebetween,
- a layer of silicon dioxide covering said substrate gate region and portions of said source and drain regions, a portion of said silicon dioxide layer in the vicinity of said substrate gate region being removed to define a gate window,
- a layer of tunneling oxide covering said gate window,
- a layer of non-memory silicon nitride covering said silicon dioxide layer,
- a layer of memory silicon nitride covering said non-memory silicon nitride layer and said tunneling oxide layer,
- a source electrode,
- a drain electrode, and
- a gate electrode.
- 2. A radiation hardened MNOS memory transistor as defined in claim 1 wherein said substrate of electrically insulating material consists of sapphire and said mesa of semiconductor material consists of N type silicon.
- 3. A radiation hardened MNOS memory transistor as defined in claim 2 wherein said layer of silicon dioxide is substantially 100 A thick, said layer of non-memory silicon nitride is substantially 1000 A thick, said layer of tunneling oxide is substantially 25 A thick and said layer of memory silicon nitride is substantially 500 A thick.
STATEMENT OF GOVERNMENT INTEREST
The invention described herein may be manufactured and used by or for the Government for governmental purposes without the payment of any royalty thereon.
US Referenced Citations (11)
Non-Patent Literature Citations (2)
Entry |
A Double-Diffused MNOS Transistor as a New Non-Volatile Memory; by Endo IEE Meeting; No. 73 CHO781-5ED 1973. |
Improvement of the Gate-Region Integrity in FET Devices; by Abbas et al., IBM Technical Disclosure Bulletin, vol. 14, No. 11, Apr. 1972 pp. 3348-3350. |