Claims
- 1. A modem comprising:
- an analog-to-digital converter for producing a digital signal representative of a communication channel to be processed and a context signal indicating that the digital signal is available for processing; and
- a processing device having
- a processor for executing digital signal processing operations in digital filtering, demodulation, and descrambling on said digital signal in alternative processing contexts identified by a state of said context signal; and
- a receiver transmitter for receiving communication operations in response to the digital signal processing operations;
- said processor including:
- a plurality of register sets, each of said register sets having a first and second register, said first and second registers connected to concurrently store identical information during one of the processing contexts, said first register connected to individually participate and be continuously available in a next of the processing contexts when said first register is selected thereby enabling the second register to retain said information from said one processing context; and
- a context switching circuit responsive to the state of said context signal and connected to said first and second registers to alternatively control input and output operations of said register set to and from said processor depending on the processing context.
- 2. The modem of claim 1 wherein said context switching circuit includes a multiplexer and a control circuit for operating said multiplexer, the processor and one of the registers respectively supplying information for selection by said multiplexer for the other register.
- 3. The modem of claim 1 wherein the first and second registers both have inputs connected to receive information simultaneously from said processor.
- 4. The modem of claim 1, said context switching circuit including
- an electronic switch, and,
- a control circuit;
- said electronic switch selectively connecting said processor to the first or second register alternatively, depending on the processor context and said control circuit.
- 5. The modem of claim 1, said context switching circuit for selectively clocking said first and second registers.
- 6. The modem of claim 5, said first and second registers having
- outputs connected together and to said processor, and
- said context switching circuit for selectively enabling an output operation from said first or second register, depending on the processing context.
- 7. The modem of claim 1 further comprising a multiplexor,
- said first and second registers having respective outputs connected to said multiplexor,
- said multiplexor for selectively connecting said outputs to said processor responsive to said context switching circuit.
- 8. The modem of claim 1 wherein said first register is operated as a main register and said second register is operated as a counterpart register.
- 9. The modem of claim 1 wherein said first register alternately acts as a main register and then a counterpart register while said second register correspondingly acts as a counterpart register when said first register acts as a main register and then acts as a main register when said first register acts as a counterpart register.
- 10. A modem with context switching including:
- an analog-to-digital converter for producing a digital signal responsive to an input analog signal and an interrupt signal indicating that the digital signal is available for processing; and
- a digital processing device having
- a processor for executing digital signal processing operations on said digital signal in alternative processing contexts identified by a state of said interrupt signal; and
- a receiver transmitter for executing communication operations in response to the digital signal processing operations;
- said processor including:
- a plurality of register sets, each of said register having a first and second register, said first and second registers connected to concurrently store identical information during one of the processing contexts, said first register connected to individually participate and be continuously available in a next of the processing contexts when said first register is selected thereby enabling the second register to retain said information from said one processing context; and
- a context switching circuit responsive to the state of said interrupt signal and connected to said first and second registers to alternatively control input and output operations of said register set to and from said processor depending on the processing context.
- 11. A modem with context switching including:
- a scrambler for scrambling a signal into a scrambled signal;
- an encoder for developing a quadrature digital signal from said scrambled signal; and
- a digital processing device having
- a processor for executing digital signal processing operations on said quadrature digital signal in alternative processing contexts identified by a state of an interrupt signal;
- a filter for interpolating said quadrature digital signal and producing an interpolated signal;
- a digital modulator for modulating said interpolated signal to produce a composite signal; and
- a digital-to-analog converter for converting said composite signal into an analog signal;
- said processor including:
- a plurality of register sets, each of said register sets having a first and second register, said first and second registers connected to concurrently store identical information during one of the processing contexts, said first register connected to individually participate and be continuously available in a next of the processing contexts when said first register is selected thereby enabling the second register to retain said information from said one processing context; and
- a context switching circuit responsive to the state of said interrupt signal and connected to said first and second registers to alternatively control input and output operations of said register set to and from said processor depending on the processing context.
- 12. A modem as in claim 11, said modem including a multiplier for multiplying said analog signal by a constant.
- 13. A modem with context switching including:
- an analog-to-digital converter for converting an incoming analog signal into a digital signal;
- a bandpass filter for obtaining a selected signal from the digital signal;
- a demodulator for demodulating said selected signal and developing a demodulated signal;
- a recovery device for recovering a clock signal and a carrier signal from said demodulated signal;
- a logic device for making a logical decision adjusting said demodulated signal based upon said clock signal and developing an adjusted signal;
- a decoder for decoding said adjusted signal into a decoded signal; and,
- a digital processing device having
- a descrambler for descrambling the decoded signal from said decoder, and
- a processor for processing said decoded signal in alternative processing contexts identified by a state of an interrupt signal;
- said processing including:
- a plurality of register sets, each of said register sets having a first and second register, said first and second registers connected to concurrently store identical information during one of the processing contexts, said first register connected to individually participate and be continuously available in a next of the processing contexts when said first register is selected thereby enabling the second register to retain said information from said one processing context; and
- a context switching circuit responsive to the state of said interrupt signal and connected to said first and second registers to alternatively control input and output operations of said register set to and from said processor depending on the processing context.
- 14. A modem with context switching including:
- a linker for connecting an external telephone line for communication of an analog signal to or from said modem;
- a converter for converting an output digital signal within said modem into said analog signal from said modem and for converting said analog signal to said modem into an input digital signal; and
- a digital processing device having
- a processor for processing said input or output digital signal in alternative processing contexts identified by a state of an interrupt signal; and
- a vocoder for enciphering and deciphering secured transmission signals to and from an external telephone;
- said processor including:
- a plurality of register sets, each of said register sets having a first and second register, said first and second registers connected to concurrently store identical information during one of the processing contexts, said first register connected to individually participate and to continuously available in a next of the processing contexts when said first register is selected thereby enabling the second register to retain said information from said one processing context; and
- a context switching circuit responsive to the state of said interrupt signal and connected to said first and second registers to alternatively control input and output operations of said register set to and from said processor depending on the processing context.
Parent Case Info
This is a division of application Ser. No. 07/864,776, filed Apr. 7, 1992, still pending, which is a division of 07/347,615, filed May 4, 1989, now U.S. Pat. No. 5,142,677.
US Referenced Citations (8)
Divisions (2)
|
Number |
Date |
Country |
Parent |
864776 |
Apr 1992 |
|
Parent |
347615 |
May 1989 |
|