Claims
- 1. A semiconductor device comprising:
- (a) a silicon substrate having a first surface containing moat regions and high resistivity regions surrounding said moat regions;
- (b) an active device disposed in each of said moat regions; and
- (c) an electrically conductive interconnect disposed over a said high resistivity region and forming a microwave transmission line coupled to active devices in moat regions adjacent said high resistivity region.
- 2. A device as set forth in claim 1, further including a ground plane disposed on a second surface of said substrate opposing said first surface.
- 3. A device as set forth in claim 1, further including a thermal sink disposed on said second surface.
- 4. A device as set forth in claim 3 wherein said thermal sink is an electrical conductor providing a ground plane.
- 5. A device as set forth in claim 3, wherein said thermal sink is an electrical insulator and further including a ground plane disposed on said thermal sink.
- 6. A device as set forth in claim 1 wherein said high resistivity regions are regions of polysilicon.
- 7. A device as set forth in claim 2 wherein said high resistivity regions are regions of polysilicon.
- 8. A device as set forth in claim 3 wherein said high resistivity regions are regions of polysilicon.
- 9. A device as set forth in claim 4 wherein said high resistivity regions are regions of polysilicon.
- 10. A device as set forth in claim 5 wherein said high resistivity regions are regions of polysilicon.
- 11. A device as set forth in claim 6 further including an electrically insulating layer disposed between said high resistivity regions and said electrically conductive interconnect.
- 12. A device as set forth in claim 7 further including an electrically insulating layer disposed between said high resistivity regions and said electrically conductive interconnect.
- 13. A device as set forth in claim 8 further including an electrically insulating layer disposed between said high resistivity regions and said electrically conductive interconnect.
- 14. A device as set forth in claim 9 further including an electrically insulating layer disposed between said high resistivity regions and said electrically conductive interconnect.
- 15. A device as set forth in claim 10 further including an electrically insulating layer disposed between said high resistivity regions and said electrically conductive interconnect.
Parent Case Info
This application is a continuation of application Ser. No. 07/985,095, filed Nov. 30, 1992 now U.S. Pat. No. 5,457,068.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4611384 |
Bencuya et al. |
Sep 1986 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
985095 |
Nov 1992 |
|