Claims
- 1. A MOS transistor comprising:a) a silicon substrate of one conductivity type, b) a well region of a second conductivity type in a surface of the substrate, c) source region and a channel region in the well region, d) a gate oxide layer on the surface of the well region, e) a gate electrode on the gate oxide layer with at least a portion of the gate electrode being over the channel region, and f) a shield electrode on the gate oxide layer adjacent to and spaced from the gate electrode and at least partially coplanar with the portion of the gate electrode over the channel.
- 2. The MOS transistor as defined by claim 1 and further including a drain region separated from the source region by the channel region.
- 3. The MOS transistor as defined by claim 2 wherein the drain region is in the well region, the shield electrode being positioned between the gate electrode and the drain region.
- 4. The MOS transistor as defined by claim 3 wherein the oxide layer under the shield electrode is thicker adjacent to the drain region than the oxide layer adjacent the channel region.
- 5. The MOS transistor as defined by claim 4 and further including a metal electrode contacting the source region and a metal electrode contacting the drain region.
- 6. The MOS transistor as defined by claim 5 and further including a metal electrode contacting the shield electrode.
- 7. The MOS transistor as defined by claim 6 and further including a passivating dielectric layer over the surface of the transistor.
Parent Case Info
This application is a division of and claims the benefit of U.S. application Ser. No. 09/067,656, filed Apr. 27, 1998, the disclosure of which is incorporated by reference.
US Referenced Citations (16)
Foreign Referenced Citations (3)
Number |
Date |
Country |
56-83077 |
Jul 1981 |
JP |
56-83076 |
Jul 1981 |
JP |
8-213479 |
Aug 1996 |
JP |
Non-Patent Literature Citations (1)
Entry |
Graf; Modern Dictionary of Electronics; p. 716, 1997.* |