Claims
- 1. A MOSFET device, including:
- a substrate;
- a gate electrode formed on the substrate;
- two source/drain regions, including a lightly doped region and a heavily doped region, wherein the source/drain regions are located in the substrate and at the sides of the gate electrode;
- an oxide layer, including a first portion and a second portion, wherein the first portion is located on the side walls of the gate electrode, the top of the first portion is lower than the top of the gate electrode, and the second portion is located on the substrate and is connected to the first portion;
- a conductive spacer formed on the second portion and besides the first portion;
- a dielectric spacer formed on the second portion and besides the conductive spacer, wherein the top of the conductive spacer and the top of the dielectric spacer are higher than the top of the gate electrode; and
- a self-aligned metal layer formed on the gate electrode, the conductive spacer, and over the substrate.
- 2. A MOSFET device according to claim 1, wherein the conductive spacer is polysilicon.
- 3. A MOSFET device according to claim 1, wherein the conductive spacer is amorphous silicon.
- 4. A MOSFET device according to claim 1, wherein the conductive spacer is tungsten silicide.
- 5. A MOSFET device according to claim 1, wherein the dielectric spacer is silicon nitride.
- 6. A MOSFET device according to claim 1, wherein the dielectric spacer is silicon oxide.
- 7. A MOSFET device according to claim 1, wherein the self-aligned metal layer is titanium silicide.
- 8. A MOSFET device, including:
- a substrate;
- a gate electrode formed on the substrate;
- two source/drain regions, including a lightly doped region and a heavily doped region, wherein the source/drain regions are located in the substrate and at the sides of the gate;
- an oxide layer, including a first portion and a second portion, wherein the first portion is formed on the side walls of the gate electrode, the top of the first portion is lower than the top of the gate electrode, and the second portion is on the substrate and is connected to the first portion;
- a conductive spacer formed on the second portion and besides the first portion;
- a dielectric spacer formed on the second portion and besides the conductive spacer, wherein the top of the conductive spacer and the top of the dielectric spacer are higher than the top of the gate electrode; and
- a self-aligned metal layer formed on the substrate, the gate electrode and the first portion of the oxide layer to connect to the conductive spacer.
- 9. A MOSFET device according to claim 1, wherein the top of the conductive spacer and the top of the dielectric spacer have substantially the same height.
- 10. A MOSFET device according to claim 1, wherein the top of the conductive spacer and the top of the dielectric spacer have substantially the same height.
Priority Claims (1)
Number |
Date |
Country |
Kind |
87101624 |
Feb 1998 |
TWX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a divisional application of the application Ser. No. 09/055692, filed on Apr. 6, 1998. Application Ser. No. 09/055692 claims the priority benefit of Taiwan application Ser. No. 87101624, filed Feb. 7, 1998, the full disclosure of which is incorporated herein by reference.
US Referenced Citations (18)
Foreign Referenced Citations (3)
Number |
Date |
Country |
361053775 |
Mar 1986 |
JPX |
363072163 |
Apr 1988 |
JPX |
402137372 |
May 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Simplified Lightly Doped Drain Process" IBM Technical Disclosure, vol. 30, No. 12, May 1998. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
055692 |
Apr 1998 |
|