Claims
- 1. A semiconductor device, comprising:a first-conductivity type semiconductor substrate; an insulating film of silicon nitride formed on said semiconductor substrate; a gate electrode formed on said semiconductor substrate via said insulating film; and a second-conductivity type source/drain region formed on both sides of a channel forming region located under sail gate electrode formed on said semiconductor substrate via said insulating film; wherein a thickness of the insulating film is less than 5 mm and a channel direction length (Lg) of said gate electrode and a silicon oxide equivalent thickness (TOX) of the insulating film are determined by the following relationship: Lg≦10(TOX−2.02) where a unit of Lg is μm and a unit of TOX is nm.
- 2. The semiconductor device according to claim 1, wherein the channel direction length (Lg) of said gate electrode and the silicon oxide equivalent thickness (TOX) of said insulating film are determined by the following relationship:Lg≦10(TOX−2.32).
- 3. The semiconductor device according to claim 1, wherein the semiconductor device as defined therein is included as a part of an integrated circuit device.
- 4. The semiconductor device, comprising:a first-conductivity type semiconductor substrate; an insulating film formed on said semiconductor substrate; a gate electrode formed on said semiconductor substrate via said insulating film; and a second-conductivity type source/drain region formed on both sides of a channel forming region located under said gate electrode formed on said semiconductor substrate via said insulating film; wherein a thickness of the insulating film is less than 2.5 nm and a ratio of Ig/Id at a power supply voltage of 1.5V satisfies the following relationship: Ip/Id≦6×10−8, where Ig is tunneling current (A/μm) and Id is drain current (A/μm).
- 5. The semiconductor device according to claim 4, wherein the semiconductor device as defined therein is included as a part of an integrated circuit device.
- 6. A semiconductor device, comprising:a first-conductivity type semiconductor substrate; an insulating film formed on said semiconductor substrate; a gate electrode formed on said semiconductor substrate via said insulating film; and a second-conductivity type source/drain region formed on both sides of a channel forming region located under said gate electrode formed on said semiconductor substrate via said insulating film; wherein a thickness of the insulating film is less than 2.5 nm and a ratio of Ig/Id at a power supply voltage of 1.2V satisfies the following relationship: Ig/I≦1.5×10−8, where Ig/Id is tunneling current (A/μm) and Id is drain current (A/μm).
- 7. The semiconductor device according to claim 6, wherein the semiconductor device as defined therein is included as a part of an integrated circuit device.
- 8. A semiconductor device, comprising:a first-conductivity type semiconductor substrate; an insulating film formed on said semiconductor substrate; a gate electrode formed on said semiconductor substrate via said insulating film; and a second-conductivity type source/drain region formed on both sides of a channel forming region located under said gate electrode formed on said semiconductor substrate via said insulating film; wherein a thickness of the insulating film is less than 2.5 nm and a tunneling current Ig (A/μm) at a power supply voltage of 1.5V satisfies the following relationship: Ig≦6×10−8.
- 9. The semiconductor device according to claim 8, wherein the semiconductor device as defined therein is included as part of an integrated circuit device.
Priority Claims (5)
Number |
Date |
Country |
Kind |
6-218939 |
Sep 1994 |
JP |
|
6-302342 |
Dec 1994 |
JP |
|
6-303900 |
Dec 1994 |
JP |
|
7-216827 |
Jul 1995 |
JP |
|
7-258132 |
Sep 1995 |
JP |
|
Parent Case Info
This application is a Continuation of application Ser. No. 09/440,938, filed on Nov. 16, 1999, now U.S. Pat. No. 6,229,164, which is in turn a Continuation of Ser. No. 08/527,562, filed Sep. 13, 1995, now U.S. Pat. No. 5,990,516.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4814851 |
Abrokwah et al. |
Mar 1989 |
A |
5412527 |
Husher |
May 1995 |
A |
5436481 |
Egawa et al. |
Jul 1995 |
A |
5463234 |
Toriumi et al. |
Oct 1995 |
A |
5508543 |
Hartstein et al. |
Apr 1996 |
A |
6229164 |
Momose et al. |
May 2001 |
B1 |
Foreign Referenced Citations (3)
Number |
Date |
Country |
196 155 |
Oct 1986 |
EP |
2172746 |
Sep 1986 |
GB |
5275690 |
Oct 1993 |
JP |
Non-Patent Literature Citations (3)
Entry |
Momose et al., “Tunneling Gate Oxide Approach to Ultra-High Current Drive in Small-Geometry MOSFETS”, 1994 International Electron Devices Meeting, pp. 593-596. |
Fiegna et al., A New Scaling Methodology for the 0.1-0.025 μm MOSFET, 1993 Symposium on VLSI Technology, pp. 33-34. |
Ono et al., Sub-50 nm Gate Length N-MOSFETS with 10 nm Phosphorus Source and Drain Junctions, 1993 International Electron Devices Meeting, pp. 119-122. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/440938 |
Nov 1999 |
US |
Child |
09/828205 |
|
US |
Parent |
08/527562 |
Sep 1995 |
US |
Child |
09/440938 |
|
US |