This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2005-25607, filed on Feb. 1, 2005, and Japanese Patent Application No. 2006-15154, filed on Jan. 24, 2006, the entire contents of which are incorporated herein by reference.
A MOSFET used in, for example an output stage, requires a high breakdown voltage and a low ON resistance. In order to meet these requirements, a MOSFET, which is provided on an insulating layer of an SOI substrate, is generally known.
However, it is hard to obtain a MOSFET having a reduced output capacitance with a high break down voltage and a low ON resistance.
Aspects of the invention relate to a MOSFET with an active region having a thick portion and a thin portion. In some aspects, the impurity concentration may vary as well. These and other aspects are described below.
Various connections between elements are hereinafter described. It is noted that these connections are illustrated in general and, unless specified otherwise, may be direct or indirect and that this specification is not intended to be limiting in this respect.
Embodiments of the present invention will be explained with reference to the drawings as follows.
General Overview
In one aspect of the present invention, a MOSFET may include an active region of a first conductivity type provided on an insulating layer, the active region having a first portion and a second portion, the first portion being thicker than the second portion; a base region of the first conductivity type provided on the insulating layer, the base region having a higher impurity concentration than the first portion of the active region, the base region being in contact with the first portion of the active region and the insulating layer; a drain region of a second conductivity type provided on the insulating layer, the drain region being in contact with the second portion of the active region and the insulating layer, the drain region being spaced from the base region; a source region of the second conductivity type provided on a surface of the base region; a gate insulating layer provided on the source region, the base region, the active region and the drain region; and a gate electrode provided on the gate insulating layer.
In another aspect of the invention, a MOSFET may include an active region of a first conductivity type provided on an insulating layer, the active region having a first portion, a second portion, the first portion being thicker than the second portion; a base region of the first conductivity type provided on the insulating layer, the base region having a higher impurity concentration than the first portion of the active region, the base region being in contact with the first portion of the active region and the insulating layer; a drain region of a second conductivity type provided on the insulating layer, the drain region being in contact with the second portion of the active region and the insulating layer, the drain region being spaced from the base region; a contact region being in contact with the drain region and having a higher impurity concentration than the drain region, a part of the contact region being thicker than the second portion of the active layer; a source region of the second conductivity type provided on a surface of the base region; a gate insulating layer provided on the source region, the base region, the active region and the drain region; and a gate electrode provided on the gate insulating layer.
A first embodiment of the present invention will be explained hereinafter with reference to
As shown in
The thickness of the transitional portion may decrease gradually or continuously from the thick portion to the thin portion. Alternatively, the thickness of the transitional portion may decrease discontinuously, such as step like change, from the thick portion to the thin portion.
A P-type base region 4 is selectively provided in the thick portion of the active region 3 and is contact with the insulating layer 2. The base region 4 has a higher impurity concentration than the active region 3. The base region 4 is configured to block punch through and adjust a threshold voltage of the MOSFET 100.
An N+-type source region 5 is selectively provided in a surface part of the base region 4. A source electrode 9 is provided on the source region 5 and the base region 4.
An N-type drain region 6 (an extension region) is selectively provided in the thin portion of the active region 3. The drain region 6 is spaced a predetermined distance, for example 0.5 μm or less, from the base region 4. The drain region 6 is contact with the insulating layer 2.
An N+-type contact region 11, which has a higher impurity concentration than the drain region 6, is provided in the thin portion of the active region 3 with being in contact to the drain region 6. The drain region 6 has a lower impurity concentration than the contact region 11 in order to make the MOSFET 100 having a high breakdown voltage. The drain region 6 is in contact with the insulating layer 2. A drain electrode 10 is provided on the contact region 11.
A gate insulating layer 7 is provided on the source region 5, the base region 4, the active region 3, the drain region 6 and the contact region 11. A part of the gate insulating layer 7a, which is provided on the source region 5 and the base region 4, has a substantially constant thickness. A part of the gate insulating layer 7b, which is provided on the drain region 6 and the contact region 11, has a substantially constant thickness. The gate insulating layer 7b is thicker than the gate insulating layer 7a. A part of the insulating layer 7c, which is provided between the gate insulating layers 7a and 7b, has a transitional thickness, which gradually thickens from the gate insulating layer 7a to the gate insulating layer 7b.
A gate electrode 8 is provided on the gate insulating layer 7. An edge of the gate electrode 8 at the source region side corresponds to an edge of the gate insulating layer 7. An edge of the gate electrode 8 at the drain region side is not corresponding to an edge of the gate insulating layer 7. At the drain region side, an edge of the gate electrode 8 is recessed from the edge of the gate insulating layer 7, and the gate electrode 8 covers a part of the drain region 6. As shown in
In this embodiment, the drain region 6 contacts the insulating layer 2 and provided in a thin portion of the active region 3. So, a PN junction area between the P type active region 3 and the N type drain region 6 is small and is decreased in comparison to a later described comparative example. A capacitance Cds between source and drain, or an output capacitance may be decreased or made small.
In this embodiment, a depleted region, which is generated in a PN junction between the between the P type active region 3 and the N type drain region 6 may be capable of extending greatly near the PN junction, since the active region 3 has a low impurity concentration and a high resistance. A length of the depletion region is enlarged, so the source-drain capacitance may be decreased.
A comparative example will be explained hereinafter with reference to
In the MOSFET 50, the active region 3 has a substantially uniform thickness on the insulating layer 2. In this MOSFET 50, a PN junction area between the P-type active region 3 and the N-type drain region 6 is large. The PN junction area is substantially same as a junction area between the P−-type active region 3 and the P-type base region 4. Thus the output capacitance of the MOSFET 50 may be large. If the whole thickness of the active region 3 is thinned as shown in
However, if the thickness of the active region 3 is reduced to, for example 0.5 μm or less, a bottom of the source region 5 may contact with the insulating layer 2 and the base region 4 may be divided into two parts by the source region 5 in the cross sectional view. In this case, the electric potential of the active region 3 or the base region 4 may be unstable. It may be hard to reduce output capacitance by thinning the whole thickness of the active region 3.
Where a part of the base region 4 is extended toward the drain region 6 for obtaining stability of the electric potential, a channel region is shortened and an ON resistance may be increased. Thus, it is hard to reduce output capacitance up to about 0.9 pF or below in the MOSFET 50 of the comparative example as shown in
However, in comparison to the comparative example, in the first embodiment, the source region 5 is contact with the insulating layer 2, since the base region 3 is provided in the thick portion of the active region 3. On the other hand, the PN junction area between the active region 3 and the drain region 6 is reduced, since the drain region 6 is provided in the thin portion of the active region 3,
A manufacturing process of the MOSFET 100 in the first embodiment will be explained hereinafter with reference to
As shown in
As shown in
As shown in
As shown in
A second embodiment is explained with reference to
A MOSFET 200 is described in accordance with a second embodiment of the present invention. With respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first embodiment shown in
In this second embodiment, the gate insulating layer 7 has a substantially uniform thickness on the first portion and the second portion of the active region 3. The substantially uniform thickness gate insulating layer 7 may be formed by, for example low pressure CVD.
A third embodiment is explained with reference to
A MOSFET 300 is described in accordance with a third embodiment of the present invention. With respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first or second embodiment shown in
In this third embodiment, the gate electrode 8 is extended onto the contact region 11.
The gate electrode 8 covers the contact region 11 with a length xn+. A carrier concentration in the drain region 6 is increased in comparison to the MOSFET 100, when the gate voltage is added and the MOSFET 300 is ON state. So, ON resistance of the MOSFET 300 may be reduced.
A fourth embodiment will be explained with reference to
A MOSFET 400 in accordance with a fourth embodiment of the present invention, with respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first, second or third embodiment shown in
In this fourth embodiment, the gate electrode 8 is extended onto the contact region 11. The gate electrode 8 covers the contact region 11 with a length xn+. In contrast to the third embodiment, the gate insulating layer 7 has a substantially uniform thickness.
A fifth embodiment will be explained with reference to
A MOSFET 500 in accordance with a fifth embodiment of the present invention, with respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first, second, third or fourth embodiment shown in
In this fifth embodiment, the gate electrode 8 is extended onto the contact region 11. The gate electrode 8 covers the contact region 11 with a length xn+. In contrast to the third or fourth embodiment, in the MOSFET 500, the gate insulating layer 7 extends further towards the contact region 11 than the gate electrode 8. A part of the gate insulating layer 7 on the contact region 11 is not covered with the gate electrode 8.
In this fifth embodiment, a creepage distance between the gate electrode 8 and the drain electrode 10 is expanded. So, the breakdown voltage of the MOSFET 500 is improved.
A sixth embodiment will be explained with reference to
A MOSFET 600 in accordance with a sixth embodiment of the present invention, with respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first, second, third, fourth or fifth embodiment shown in
On the contrary to the MOSFET 500 of the fifth embodiment shown in
A seventh embodiment will be explained with reference to
A MOSFET 700 in accordance with a seventh embodiment of the present invention, with respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first, second, third, fourth, fifth or sixth embodiment shown in
A structure of the MOSFET 700 will be explained with reference to
In the first to the sixth embodiments, the drain region 6 and the contact region 11 are provided in the thin portion of the active region 3. In contrast to the first to the sixth embodiments, the drain region 6 and the contact region 11, except for near the PN junction between the active region 3 and the drain region 6, are provided in a thick portion of the active region 3. The output capacitance depends on the junction area between the active 3 and the drain region 6. So, the output capacitance may be reduced if the PN junction is provided in the thin portion.
On the other hand, the thickness of the contact region 11 of this seventh embodiment is thicker than that of the first to sixth embodiments, since the contact region 11 is provided in the thick portion of the active region 3. So, the maximum solubility of the Si in impurity doping is higher than the impurity doping in the first to sixth embodiments. Furthermore, in this seventh embodiment, a junction area between the drain region 6 and the contact region 11 is larger than that of the first to sixth embodiments. So, the ON resistance is decreased.
Alternatively, the junction between the drain region 6 and the contact region 11 may be provided in the thinnest part of the active region 3. So, the output capacitance may be decreased.
A manufacturing process of the MOSFET 700 in accordance with this embodiment will be explained hereinafter with reference to
As shown in
As shown in
As shown in
As shown in
A modified embodiment of the seventh embodiment will be explained with reference to
A MOSFET 750 in accordance with a modified embodiment of the seventh embodiment of the present invention, with respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first, second, third, fourth, fifth, sixth or seventh embodiment shown in
As shown in
A manufacturing process of the MOSFET 750 in accordance with this modified embodiment will be explained hereinafter with reference to
As shown in
As shown in
As shown in
An eighth embodiment will be explained with reference to
A MOSFET 800 in accordance with an eighth embodiment of the present invention, with respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first, second, third, fourth, fifth, sixth, seventh or its modified embodiment shown in
In this embodiment, the gate electrode 8 is extended onto the contact region 11. The gate electrode 8 covers the contact region 11 with a length xn+. A carrier concentration in the drain region 6 is increased in comparison to the MOSFET 700 shown in
A ninth embodiment will be explained with reference to
A MOSFET 900 in accordance with a ninth embodiment of the present invention, with respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first, second, third, fourth, fifth, sixth, seventh, its modification or eighth embodiment shown in
In this embodiment, the gate insulating layer 7 has a substantially uniform thickness on the thick portion and the thin portion of the active region 3. The substantially uniform thickness gate insulating layer 7 may be formed by, for example low pressure CVD. Another structure is similar to the MOSFET 700 shown in
A tenth embodiment will be explained with reference to
A MOSFET 1000 in accordance with a tenth embodiment of the present invention, with respect to each portion of this embodiment, the same or corresponding portions of the MOSFET of the first, second, third, fourth, fifth, sixth, seventh, its modification, eighth or ninth embodiment shown in
In this tenth embodiment, the gate electrode 8 is extended onto the contact region 11. The gate electrode 8 covers the contact region 11 with a length xn+. In contrast to the ninth embodiment, in the MOSFET 1000, the gate insulating layer 7 extends further towards the contact region 11 than the gate electrode 8. A part of the gate insulating layer 7 on the contact region 11 is not covered with the gate electrode 8. A carrier concentration in the drain region 6 is increased in comparison to the MOSFET 900 shown in
Preferred thickness of the gate insulating layer will be explained hereinafter with reference to
It is described in, for example “Percolation model: R. Degrave et al. IEEE ED Vol 45,904 (1998), T. Tanimoto et al. JJAP, Vo 136,1439 (1997)”, that a quality of the gate insulating layer worsens or leak current increased, when a high electric field is applied to the gate insulating layer.
A maximum electric field for the insulating layer is considered 60 V/0.1 μm by a percolation model. A maximum electric field for the insulating layer in a trial manufacturing MOSFET (practical use) is 40 V/0.1 μm. In
A minimum C×R with below the limit of trial manufacturing is obtained, where Vgs is 100 V and Gate Ox is 0.3 μm. In the conventional MOSFET, thinning the gate insulating layer and decreasing the threshold voltage are required in order to obtaining a MOSFET, which is driven in a low voltage and has a low ON resistance. However, as shown in
As shown in
It may be an optimal range for a MOSFET that the thickness of the gate insulating layer is 0.3-0.5 μm, the gate voltage Vgs is 100V or more, and preferably the MOSFET is operated 40V/0.1 μm or less.
In this case, C×R is 2.0 pFΩ, when GateOx is 0.1 μm and Vgs is 40 V. However, where GateOx is 0.3 μm, C×R is 1.7 pFΩ with the limit for practical use, 40V/0.1 μm and C×R is improved about 15%.
It may be an optimal range for a MOSFET that the thickness of the gate insulating layer is 0.3-0.5 μm, the gate voltage Vgs is 100V or more, and preferably the MOSFET is operated 40V/0.1 μm or less.
Other embodiments of the present invention will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein.
It is intended that the specification and example embodiments be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following.
Number | Date | Country | Kind |
---|---|---|---|
2005-025607 | Feb 2005 | JP | national |
2006-015154 | Jan 2006 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5412241 | Merchant | May 1995 | A |
5548150 | Omura et al. | Aug 1996 | A |
5920094 | Nam | Jul 1999 | A |
5981997 | Kitamura | Nov 1999 | A |
6028337 | Letavic et al. | Feb 2000 | A |
6259136 | Kawaguchi et al. | Jul 2001 | B1 |
6310378 | Letavic et al. | Oct 2001 | B1 |
6346451 | Simpson et al. | Feb 2002 | B1 |
6468878 | Petruzzello et al. | Oct 2002 | B1 |
6897103 | Beasom | May 2005 | B2 |
6989568 | Watanabe et al. | Jan 2006 | B2 |
20030183858 | Kitagawa et al. | Oct 2003 | A1 |
20040232510 | Petruzzello et al. | Nov 2004 | A1 |
Number | Date | Country | |
---|---|---|---|
20060170049 A1 | Aug 2006 | US |