Claims
- 1. A multibit non-volatile memory cell structure comprising:
a semiconductor substrate of a first conductivity type; first and second junction regions of a second conductivity type, said first and said second junction regions defining at least a portion of first and second bitlines, respectively; and a select gate defining therein at least a portion of a wordline, which extends perpendicular to said first and said second bitlines, wherein read, write and erase functions for each cell involve only two polysilicon layers, and wherein each cell comprises at least two locations for storing a charge representing at least one bit.
- 2. A device according to claim 1, wherein at least an edge of said first bitline is substantially collinear with an edge of one of said two locations for storing the charge, and at least an edge of said second bitline is substantially collinear with one of said two locations for storing the charge, and wherein the select gate separates said two locations for storing the charge.
- 3. A device according to claim 2, wherein the charge storage locations comprise a vertical cross-section of uniform thickness.
- 4. A device according to claim 3, wherein a first dielectric layer separates a first layer of said two polysilicon layers from said semiconductor substrate, and a second dielectric layer separates a second layer of said two polysilicon layers from said semiconductor substrate.
- 5. A device according to claim 4, wherein said first and second charge storing locations comprise floating gates, and the charge is stored within said first polysilicon layer of each charge storage location.
- 6. A device according to claim 5, further comprising first and second program gates formed parallel to said wordline within said second polysilicon layer, said first and said second program gates being overlapping with said first and said second charge storing locations, respectively.
- 7. A device according to claim 5, wherein said first polysilicon layer is located underneath said wordline.
- 8. A device according to claim 4, wherein said first and second charge storage locations comprise program gates, and said first dielectric layer comprises a charge storing dielectric.
- 9. A device according to claim 8, wherein said charge storing dielectric comprises an oxide having polysilicon nanocrystals or nitride, said nitride or polysilicon being capable of holding charge in selected regions thereof and said first polysilicon layer is configured as program gate.
- 10. A device according to claim 9, wherein said second dielectric layer comprises a charge storing dielectric.
- 11. A device according to claim 10, wherein said charge storing dielectric of said second dielectric layer comprises a nitride or an oxide having polysilicon nanocrystals, said nitride or oxide being capable of holding charge in selected regions thereof.
- 12. A method of forming a multibit non-volatile memory cell structure comprising the steps of:
depositing a first polysilicon layer on a semiconductor substrate of a first conductivity type; depositing and patterning a first hardmask layer to form at least a first hardmask region upon said first polysilicon layer; depositing and anisotropically etching a second hardmask layer forming second hardmask spacers adjacent to said at least a first hardmask region; selectively removing exposed parts of said first polysilicon layer; removing said at least first hardmask region to expose the first polysilicon layer underneath said at least first hardmask region; removing the exposed parts of said first polysilicon layer underneath said at least first hardmask region to form first and second polysilicon gates having an uniform thickness, one on each side of said at least first hardmask region; removing said second hardmask spacers and exposing said first and second polysilicon gate; and depositing and patterning a second polysilicon layer perpendicular to said first and second polysilicon gate to form a third polysilicon gate separating said first and said second polysilicon gate.
- 13. A method according to claim 12 further comprising:
forming a first dielectric layer isolating said first polysilicon layer from said semiconductor substrate; and forming a second dielectric layer isolating said second polysilicon layer from said semiconductor substrate.
- 14. A method according to claim 13, wherein said first and second dielectric layers comprise oxide and said first and said second polysilicon gate form a floating gate.
- 15. A method according to claim 14, further comprising forming in said second polysilicon layer first and second program gates that are parallel to said wordline, said first and said second program gates overlapping with said first and said second polysilicon gates, respectively.
- 16. A method according to claim 13, further comprising the step of etching said first polysilicon layer to collinearly align at least an edge of said first polysilicon layer with an edge of said second polysilicon layer, after the step of depositing and patterning said second polysilicon layer.
- 17. A method according to claim 13, wherein said first dielectric layer comprises a charge storing dielectric.
- 18. A method according to claim 17, wherein said second dielectric layer comprises a charge storing dielectric.
- 19. A multibit non-volatile memory cell array comprising:
a plurality of memory cells arranged in an active area region as a matrix of rows and columns, each memory cell comprising:
a semiconductor substrate of a first conductivity type; first and second junction regions of a second conductivity type, said first and said second junction regions forming at least a portion of first and second bitlines, respectively; a select gate forming at least a portion of a wordline extending perpendicularly to said first and said second bitlines; wherein read, write and erase functions for each cell involve use of only two polysilicon layers, and wherein each memory cell has at least two locations for storing a charge representing at least one bit.
- 20. A memory cell array according to claim 19, wherein first and second program gates are formed in a first polysilicon layer, and further comprising a contact pad formed in the first polysilicon layer for each of said program gates, said contact pad for said program gate being alternately formed at opposite sides of the memory matrix.
RELATED APPLICATIONS
[0001] This application claims priority to, and hereby incorporates by reference in its entirety, co-pending U.S. provisional application No. 60/391,565, filed Jun. 24, 2002, and entitled “MULTIPLE BIT NONVOLATILE MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME.”
[0002] This application hereby incorporates by reference the following U.S. Patents in their entirety:
[0003] U.S. Pat. No. 4,794,565, issued Dec. 27, 1988, entitled “Electrically programmable memory device employing source side injection”;
[0004] U.S. Pat. No. 5,278,439, issued Jan. 11, 1994, entitled “Self-aligned dual-bit split gate (DSG) flash eeprom cell”;
[0005] U.S. Pat. No. 5,280,446, issued Jan. 18, 1994, entitled “Flash eprom memory circuit having source side programming”;
[0006] U.S. Pat. No. 5,284,784, issued Feb. 8, 1994, entitled “Buried bit-line source-side injection flash memory cell”;
[0007] U.S. Pat. No. 5,338,952, issued Aug. 16, 1994, entitled “Non-volatile memory”;
[0008] U.S. Pat. No. 5,394,360, issued Feb. 28, 1995, entitled “Non-volatile large capacity high speed memory with electron injection from a source into a floating gate”;
[0009] U.S. Pat. No. 5,583,810, issued Dec. 10, 1996, entitled “Method for programming a semiconductor memory device”;
[0010] U.S. Pat. No. 5,583,811, issued Dec. 10, 1996, entitled “Transistor structure for erasable and programmable semiconductor memory devices”;
[0011] U.S. Pat. No. 5,841,697, issued on Nov. 24, 1998, entitled “Contactless array configuration for semiconductor memories”;
[0012] U.S. Pat. No. 6,044,015, issued on Mar. 28, 2000, entitled “Method of programming a flash eeprom memory cell array optimized for low power consumption”;
[0013] U.S. Pat. No. 6,366,500 B1, issued on Apr. 2, 2002, entitled “Process for making and programming and operating dual-bit multi-level ballistic flash memory”; and
[0014] U.S. Pat. No. 6,580,120, issued on Jun. 17, 2003, entitled “A non-volatile electrically alterable semiconductor memory device and methods of operating such device”; and
[0015] This application hereby incorporates by reference the following U.S. Patent Applications in their entirety:
[0016] U.S. Provisional Patent Application No. 60/161,275, filed Oct. 25, 1999, entitled “A non-volatile electrically alterable semiconductor memory device and methods of operating such device”;
[0017] U.S. Provisional Patent Application No. 60/296,618, filed Jun. 8, 2001, entitled “Two bit non-volatile electrically erasable and programmable memory structure, a process for producing said memory structure and methods for programming and erasing said memory structure”; and
[0018] United States Application No. ______, filed May 28, 2002, entitled “Memory system for multibit storage and method for storing and reading out data in said system”.
[0019] This application hereby incorporates by reference the following European Patent Applications in their entirety:
[0020] European Patent Application No. EP008701458, filed Oct. 25, 2000, entitled “A non-volatile electrically alterable semiconductor memory device and methods of operating such device”;
[0021] European Patent Application No. 00870245.8, filed Oct. 25, 2000 entitled “Electrically programmable and erasable memory device and method of operating the same”, which published as European Publication No. 1096572 A1 on May 2, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60391565 |
Jun 2002 |
US |