The present invention relates to a multilayer printed circuit board, and more particularly to a multilayer printed circuit board to prevent solder balls from overflowing.
With a minimizing trend of electronic devices, routing of a circuitry of the electronic device becomes more and more concentrated. When the circuitry is more and more concentrated, the routing for the signal becomes more complicated. If all wires are to be located at one layer of a printed circuit board, all of the wires are not easily disposed on the one single layer and may be very densely disposed to cause signal interference. Therefore, a new design for a multilayer printed circuit board is required. The following description is about how to manufacture the conventional multilayer printed circuit board.
With reference to
With reference to
With reference to
Thereafter, with reference to
Then, with reference to
With reference to
Then, with reference to
With reference to
With reference to
With reference to
With reference to
At last, with reference to
However, due to the minimization trend of the electronic devices, the usage of the solder balls is hard to control, and the solder balls are over used and overflowed from the cavity during the bonding procedure. Therefore, the surfaces of the first circuit board and the second circuit board are polluted, affecting the conductivity or generating a short circuit in the multilayer printed circuit board. Accordingly, a solder overflowing problem in the multilayer printed circuit board needs to be improved so as to prevent the occurrence of the short circuit.
An objective of the present invention is to provide a multilayer printed circuit board to reduce the usage of solder balls and overcome the solder overflowing problem. Therefore, occurrence of a short circuit in the multilayer printed circuit board can be avoided.
In order to achieve the aforementioned purpose, the present invention provides a multilayer printed circuit board including a first circuit board, a second circuit board and a plurality of bonding films.
The first circuit board includes a first dielectric layer, a first wiring pattern layer, a plurality of conductive blocks, and a plurality of solder balls. The first dielectric layer has a first surface and a second surface. The first wiring pattern layer is formed on the first surface of the first dielectric layer. The conductive blocks are formed on the second surface of the first dielectric layer and electrically connected to the first wiring pattern layer. The solder balls are formed on a surface of the first wiring pattern layer and electrically connected to the first wiring pattern layer.
The second circuit board includes a second dielectric layer, a second wiring pattern layer, a plurality of second conductive blocks, and a plurality of conductive pillars. The second dielectric layer has a third surface and a fourth surface. The second wiring pattern layer is formed on the third surface of the second dielectric layer. The second conductive blocks are formed on the fourth surface of the second dielectric layer and electrically connected to the second wiring pattern layer. The conductive pillars are formed on the surface of the second wiring pattern layer and electrically connected to the second wiring pattern layer. The bonding films are formed on the second circuit board for bonding the first circuit board and the second circuit board. The solder balls and the conductive pillars are correspondingly integrated together to conduct the first wiring pattern layer and the second wiring pattern layer when the first circuit board and the second circuit board are bonded together.
The advantage in the present invention is to reduce the usage of the solder balls by implementation of the conductive pillars. Therefore, the solder overflowing problem can be avoided when the first circuit board and the second circuit board are bonded together.
These and other aspects of the embodiments herein will be better appreciated and understood when considered in conjunction with the following description and the accompanying drawings.
With reference to
In other words, the first circuit board 11 and the second circuit board 12 are formed in one semiconductor manufacturing process. Alternatively, in a different embodiment, the first circuit board 11 and the second circuit board 12 are respectively formed in two different semiconductor manufacturing processes, and it is not limited herein. In addition, the manufacturing method to produce the first wiring pattern layer 111, the first dielectric layer 112, the first notches 113 and the first conductive blocks 114 in the first circuit board 11 as well as the second wiring pattern layer 121, the second dielectric layer 122, the second notches 123 and the second conductive blocks 124 in the second circuit board 12 have been described in the prior art, and the detailed description thereof is omitted herein.
In step S102, a plurality of solder balls 115 are formed on the surface of the first wiring pattern layer 111 of the first circuit board 11. In order to electrically connect the first wiring pattern layer 111 of the first circuit board 11 with the second wiring pattern layer 121 of the second circuit board 12, the solder balls 115 are formed on the first wiring pattern layer 111 for electrically connecting the first wiring pattern layer 111 to the second wiring pattern layer 121. In addition, in the present invention, before forming the solder balls 115, an arrangement for the first circuit board 11 is performed. As shown in
As shown in
Thereafter, as shown in
In step S105, by the bonding films 13, the first circuit board 11 and the second circuit board 12 are bonded together and the solder balls 115 are respectively and correspondingly coupled to the conductive pillars 125, as shown in
At last, in step S106, a surface treatment is performed on the surfaces of the first circuit board 11 and the second circuit board 12, and the fabrication of the structure of the multilayer printed circuit board 10 is completed, as shown in
In the present invention, by the design of the conductive pillars 125, the usage of the solder balls 115 is reduced so as to reduce the risk of overflowing of the solder balls 115 during the bonding step. Therefore, the occurrence of the short circuit in the multilayer printed circuit board 10 is decreased, and it is convenient to produce the multilayer printed circuit board with high density circuits.
With reference to
The first dielectric layer 312 includes a first surface 315 and a second surface 316. The first wiring pattern layer 311 is formed on the first surface 315 of the first dielectric layer 312. The first conductive block 313 is formed on the second surface 316 of the first dielectric layer 312 and electrically connected to the first wiring pattern layer 311. The solder balls 314 are formed on a surface of the first wiring pattern layer 311 and electrically connected to the first wiring pattern layer 311. The second dielectric layer 322 includes a third surface 325 and a fourth surface 326. The second wiring pattern layer 321 is formed on the third surface 325 of the second dielectric layer 322. The second conductive blocks 323 are formed on the fourth surface 326 of the second dielectric layer 322 and electrically connected to the second wiring pattern layer 321. The conductive pillars 324 are formed on the surface of the second wiring pattern layer 321 and electrically connected to the second wiring pattern layer 321.
The bonding films 33 are formed on the second circuit board 32, and the first circuit board 31 and the second circuit board 32 are bonded together by the bonding films 33. The bonding films 33 include a plurality of cavities 327, and the conductive pillars 324 are located within the cavities 327 respectively. The solder balls 314 are integrated with the conductive pillar 324 respectively within the cavities 327.
Specifically, in the multilayer printed circuit board 30 of the present invention, a plurality of first notches and a plurality of second notches are respectively formed in the first dielectric layer 312 and the second dielectric layer 322 by a laser process. Thereafter, the first conductive blocks 313 and the second conductive blocks 323 are formed respectively within the first notches of the first dielectric layer 312 and the second notches of the second dielectric layer 322.
The solder balls 314 are disposed on the surface of the first conductive blocks 313 respectively. For example, by using solder paste, the solder balls 314 are disposed respectively on the surfaces of the first conductive blocks 313. There are many different ways to form the conductive pillars 324. For example, each of the conductive pillars 324 is formed on a respective one of the conductive blocks 323 by developing, masking, electroplating and cleaning process. A shape of the conductive pillar 324 is not limited to be the shape shown in drawings of the present invention. Any shape of the conductive pillar 324 capable of decreasing the usage of the solder balls 314 can be the shape of the conductive pillar 324 in the present invention. In addition, the material of the conductive pillar 324 is preferred to be copper.
Moreover, when the first circuit board 31 and the second circuit board 32 are bonded together, the solder balls 314 are correspondingly integrated with the conductive pillars 324. Therefore, each of the solder balls 314 covers a respective one of the conductive pillars 324, and each of the first conductive blocks 313 is electrically connected to a respective one of the second conductive blocks 323. Because of the implementation of the conductive pillars 324, the usage of the solder balls 314 is reduced. When the first circuit board 31 and the second circuit board 32 are bonded together, the solder balls 314 won't overflow from the cavities 327 formed in the bonding films 314, so as to prevent the occurrence of the short circuit in the multilayer circuit board 30.
By the implementation of the conductive pillars 324 in the present invention, the usage of the solder balls 314 is reduced, thereby avoiding the problem that the solder balls 314 are overflowed when the first circuit board 31 and the second circuit board 32 are bonded together.
While the present invention has been described in terms of what are presently considered to be the most practical and preferred embodiments, it is to be understood that the present invention need not be restricted to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures. Therefore, the above description and illustration should not be taken as limiting the scope of the present invention which is defined by the appended claims.