Claims
- 1. A method for manufacturing a semiconductor wafer comprising:
creating a reticle having a plurality of spaced apart circuit images of identical patterns of a common level of a single integrated circuit formed thereon and arranged in columns and rows about a central point of the reticle; forming at least one column of spaced apart test images outside of and adjacent each outermost column of circuit images; a source of radiation adapted for projection through the reticle for exposing the patterns on the reticle onto an underlying substrate; positioning the reticle in a holder having a pair of shutter elements aligned parallel to the columns of images, each shutter element being conjointly movable one towards the other and centered about the central point of the reticle for selectively blocking the projection of radiation through the columns of the test images; sequentially exposing surfaces of the wafer to radiation projected through the reticle and periodically changing the position of the pair of shutters with respect to the reticle for forming test circuits on the wafer at selected locations.
- 2. A method for selectively creating test circuits on a semiconductor wafer using a reticle with a combination of integrated circuit patterns and test circuit patterns, the method comprising:
arranging the integrated circuit patterns in an array of columns and rows of separate images in a central portion of a reticle; positioning a column of test circuit patterns along a side of the array of separate images; positioning the reticle in a stepper apparatus having a movable shutter element blocking the test circuit patterns; and selectively adjusting the shutter element for periodically unblocking the test circuit patterns for exposing test circuits on the semiconductor wafer.
- 3. A composite reticle for selectively exposing test circuits on a semiconductor wafer comprising:
a plurality of rows and columns of integrated separated circuit patterns formed centrally in the reticle; and at least one column of test circuit patterns formed along a side of the plurality of columns of integrated circuit patterns.
SPECIFIC DATA RELATED TO THE INVENTION
[0001] This application claims the benefit of U.S. provisional application, Serial No. 60/312,389, filed Aug. 15, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60312389 |
Aug 2001 |
US |