Number | Name | Date | Kind |
---|---|---|---|
4755864 | Ariizumi | Jul 1988 | A |
5045901 | Komori et al. | Sep 1991 | A |
5276344 | Arima et al. | Jan 1994 | A |
5945698 | Prall | Aug 1999 | A |
6177289 | Crow et al. | Jan 2001 | B1 |
Entry |
---|
Nakamura, et al., “A 29-ns 64-Mb DRAM with Hierarchical Array Architecture”, IEEE Journal of Solid-State Circuits, vol. 31, No. 9, Sep. 1996, pp. 1302-1307. |