The present invention is related to a nano electronic device and a method of fabricating the same. In particular, the invention is related to a nano electronic device using nano electric polarization of a ferroelectric nano-structure and a method of fabricating the same.
Ferroelectric materials have been used in high capacity condensers, sound wave detectors, ceramic sensors, piezoelectric actuators and the like. Recently the ferroelectric materials are drawing attentions as a core material of non-volatile memory device using ferroelectricity. The ferroelectric material has a spontaneous electric polarization, whose orientation can be controlled by an external electric field. This electric polarization can be utilized in non-volatile memory devices.
The method of fabricating a transistor using the ferroelectric material has been studied since 1950s (U.S. Pat. Nos. 2,791,758, 2,791,759, 2,791,760, and 2,791,761). In recent years, many research results and patents have been reported with respect to methods of fabricating non-volatile memory devices using a ferroelectric thin film (Science, vol. 276, No. 1, 238 page, 1997; Science, Vol. 276, No. 16, 1100 page, 1997; Nature, vol. 401, No. 14, 682 page, 1999; U.S. Pat. Nos. 6,151,240, 6,623,989, 6,278,630, 6,301,145, 6,663,989, and 6,893,886).
As electronic devices including a memory device are miniaturized, the size and thickness of ferroelectric material also become smaller and thinner. This scaling-down may cause a change in the ferroelectricity. That is, it may change the physical properties such as the critical size for ferroelectricity, phase transition temperature, retention time of ferroelectricity, or the like. Fabrication of a new-type memory device using these property changes is drawing attentions (Nano. Lett. Vol. 2, No. 5, 447 page, 2002).
Accordingly, in recent years, many studies on nanoscale ferroelectricity have been reported focusing on a thin-film form of specimen (Phys. Rev. Lett. Vol. 89, No. 9, 097601-1 page, 2002; Nature, Vol. 422, No. 3, 506 page, 2003; Science, Vol. 304, No. 11, 1650 page, 2004).
Recently, methods of effectively synthesizing a high quality ferroelectric nano-wire have been published (US Patent Application No. 2002-483935; Korean Patent No. 04-58415; J. Am. Chem. Soc., Vol. 124, No. 7, 1186 page, 2002; J. Am. Chem. Soc., Vol. 125, No. 51, 15718 page, 2003), and many attempts have been made in order to develop functional nano-devices using the ferroelectric material.
However, methods of fabricating a memory device using the characteristics of the ferroelectric nano-wire have not yet been reported. The nano-structure showing the spontaneous polarization of ferroelectric materials can contribute to realization of an unprecedented a high-capacity memory device.
Accordingly, the present invention has been made in order to solve the above problems occurring in the prior art, and it is an object of the invention to provide a nano electronic device using electric polarization through an hybrid configuration of dissimilar nano-structures.
Another object of the invention is to provide a method of fabricating a nano electronic device, in which a ferroelectric material is synthesized into a nano-structure and the ferroelectric nano-structure is controlled so as to form a junction with a semiconducting nano-wire.
A further object of the invention is to provide a non-volatile memory device and information storage technologies having at least one ferroelectric nano-structure using nano electric polarization.
In order to accomplish the above objects, according to one aspect of the invention, there is provided a nano electronic device comprising at least one ferroelectric nano-structure and at least one semiconducting nano-wire, wherein electric polarization formed in the ferroelectric nano-structure is utilized.
The semiconducting nano-wire forms at least one junction with the ferroelectric nano-structure, or is placed in a distance from the ferroelectric nano-structure so as for the electric polarization to be induced in the ferroelectric nano-structure by an electric field. In the nano device according to the invention, a voltage is applied to a substrate or a gate electrode to form polarization in the ferroelectric nano-structure. The ferroelectric polarization is detected by measuring the conductivity of the semiconducting nano-wire between a source electrode and a drain electrode connected to both ends of the semiconducting nano-wire. The position of the gate electrode is not necessarily specifically restricted as long as it is close enough to induce polarization to the ferroelectric nano-structure.
The ferroelectric nano-structure used in the nano device of the invention is not necessarily specifically restricted, but may be formed of a perovskite barium titanate. The ferroelectric nano-structure may have a diameter of 1 nm˜10 μm and a length of 10 nm˜100 μm.
The semiconducting nano-wire adopted for the nano device of the invention can employ a material capable of inducing an electric polarization in the ferroelectric nano-structure, and may include a silicon nano-wire.
In addition, the ferroelectric nano-structure and the semiconducting nano-wire may be placed on a substrate having a pattern formed thereon or no pattern. An insulation film may be formed on the substrate. The order of forming the ferroelectric nano-structure and semiconducting nano-wire is not necessarily specifically restricted. That is, the ferroelectric nano-structure may be first formed on the insulation film of the substrate, or the semiconducting nano-wire may be first formed.
A nano electronic device according to the first embodiment of the invention comprises: at least one ferroelectric nano-structure formed on a substrate; at least one semiconducting nano-wire forming at least one junction with the ferroelectric nano-structure; and a source electrode and a drain electrode formed at both ends of the semiconducting nano-wire, wherein a gate voltage can be applied to the substrate.
A nano electronic device according to the second embodiment of the invention comprises: at least one semiconducting nano-wire formed on a substrate; a source electrode and a drain electrode formed at both ends of the semiconducting nano-wire; at least one ferroelectric nano-structure forming at least one junction with the semiconducting nano-wire; an insulation layer formed on the semiconducting nano-wire and the ferroelectric nano-structure; and at least one gate electrode placed on the insulation layer.
In addition, a nano electronic device according to the third embodiment of the invention comprises: at least one semiconducting nano-wire and at least one ferroelectric nano-structure formed on a substrate so as to be close to each other; a source electrode and a drain electrode formed at both ends of the semiconducting nano-wire; and at least one gate electrode formed at a position to be able to induce polarization to the ferroelectric nano-structure.
According to another aspect of the invention, there is provided a method fabricating a nano electronic device, the method comprising the steps of: forming at least one ferroelectric nano-structure on a substrate; forming at least one semiconducting nano-wire on the ferroelectric nano-structure so as to form at least one junction; and forming a source electrode and a drain electrode at both ends of the semiconducting nano-wire, wherein a gate voltage can be applied to the substrate.
According to a further aspect of the invention, there is provided a method of fabricating a nano electronic device, the method comprising the steps of: forming at least one semiconducting nano-wire on a substrate and forming a source electrode and a drain electrode at both ends of the semiconducting nano-wire; forming at least one ferroelectric nano-structure on the semiconducting nano-wire to form at least one junction; forming an insulation layer on the semiconducting nano-wire and the ferroelectric nano-structure; and forming at least one gate electrode on the insulation layer.
According to a further aspect of the invention, there is provided a method of fabricating a nano electronic device, the method comprising the steps of: forming at least one ferroelectric nano-structure and at least one semiconducting nano-wire on the substrate so as to be adjacent to each other; forming a source electrode and a drain electrode at both ends of the semiconducting nano-wire; and forming at least one gate electrode at a position to be able to induce polarization to the ferroelectric nano-structure.
In the method of fabricating a nano electronic device, the semiconducting nano-wire may be formed of one fabricated in the form of a nano-wire, or may be formed through patterning on a substrate. In addition, the method may further comprise a heat-treating step after forming a source electrode and a drain electrode.
The formation of the ferroelectric nano-structure may include the steps of forming a fibrous potassium titanate and reacting the potassium titanate with a material containing an alkaline earth metal. It is preferable that the ferroelectric nano-structure is formed of a perovskite barium titanate. More specifically, the potassium titanate may include potassium tetratitanate or potassium hexatitanate.
Further objects and advantages of the invention can be more fully understood from the following detailed description taken in conjunction with the accompanying drawings in which:
The preferred embodiments of the invention will be hereafter described in detail with reference to the accompanying drawings. These embodiments are provided as an illustration to fully convey the spirit of the invention to those skilled in the art. Thus, the present invention is not limited to these embodiments, but may be embodied in other forms. In the drawings, the thickness, length or the like of layers and regions may be exaggerated for convenience. Throughout the description, same reference numerals refer to the same elements.
Referring to
According to the second embodiment of the invention, a semiconducting wire is first formed on a substrate, and then a ferroelectric nano-structure is placed on the semiconducting nano-wire so as to form a junction. That is, the position of the semiconducting nano-wire and the ferroelectric nano-structure shown in
As shown in
Referring to
Referring to
Referring to
The ferroelectric nano-structure (30) may be formed of a perovskite barium titanate. The ferroelectric nano-structure (30) may have a diameter of 1 nm˜10 μm and a length of 10 nm˜100 μm.
Referring to the figures,
Referring
First, a ferroelectric nano-structure (30) is fabricated. The ferroelectric nano-structure (30) may be formed of a nano-particle, a nano-rode, or a nano-wire. The formation of the ferroelectric nano-structure (30) includes the steps of forming a fibrous potassium titanate, and reacting the potassium titanate with a material containing an alkaline earth metal. Furthermore, the ferroelectric nano-structure may be formed of a perovskite structure of barium titanate.
Then, the step (ii) of reacting the potassium titanate with a material containing an alkaline earth metal will be explained. An appropriate amount of the potassium titanate is dispersed in deionized water (S4). An aqueous solution of barium ions is prepared, using a barium metallic ion specimen such as barium hydroxide octahydrate (Ba(OH)2.8H2O) or the like (S5). Thereafter, the deionized water and the aqueous solution are mixed and put into a hydrothermal synthesizer (S6). The ion-exchange reaction of potassium ion and barium ion through the hydrothermal synthesis is performed under a temperature of 70˜100° C. and a pressure of above 5 atms, and for a reaction time of above 48 hrs. Through the above steps, a structural transformation of a perovskite structure of barium titanate can be carried out. Finally, the byproduct K2O is rinsed away several times using deionized water (S7) and a nano-rod of barium titanate can be obtained through purification.
The ferroelectric nano-structure (30 in
In the hydrothermal synthesis explained in
Referring to
Referring to
In addition, the semiconducting nano-wire (40) and the ferroelectric nano-structure (30) can be disposed and oriented on a desired position, using a method using the flow of a fluid (Science, Vol. 291, 630 page, 2001), a method using a drifting phenomenon on a liquid surface (Nano Lett., Vol. 3, 951, 2003), a DPN (dip-pen nano-lithography) technique for forming a molecular pattern using AFM, or the like.
An insulation film (20) is formed on the substrate (10), which may be a semiconducting substrate (10) or a metallic substrate. The substrate may have a pattern formed thereon, or may have no pattern. In addition, the substrate may be a substrate where a metallic film or a metallic pattern is formed on a semiconductor.
In order to effectively apply an electric field to the semiconducting nano-wire (40), electrodes are attached to both ends of the semiconducting nano-wire (40). That is, a source electrode and a drain electrode (50a and 50b) are formed at both ends of the semiconducting nano-wire (40). The source and drain electrodes (50a and 50b) may be formed of a metal or semiconductor material having a low resistance, and may be formed through lithographic patterning. Furthermore, in order to reduce the contact resistance between the electrodes (50a and 50b) and the semiconducting nano-wire (40), it is preferable that the electrodes (50a and 50b) are heat-treated after formation thereof.
Alternatively, a semiconducting nano-wire (40) can be formed on a substrate, and a ferroelectric nano-structure (30) can be dispersed on the semiconducting nano-wire (40) to form a junction.
As another alternative, as illustrated in
A method of fabricating a nano electronic device according to the invention may be summarized as follows.
A method of fabricating a nano electronic device according to an embodiment of the invention comprises the steps of: a) forming a ferroelectric nano-structure on a substrate; b) forming a semiconducting nano-wire on the ferroelectric nano-structure so as to form a junction; and c) forming a source electrode and a drain electrode at both ends of the semiconducting nano-wire. Polarization of the ferroelectric nano-structure can be formed by applying a gate voltage to the substrate.
A method of fabricating a nano electronic device according to another embodiment of the invention comprises the steps of: d) forming a semiconducting nano-wire on a substrate and forming a source electrode and a drain electrode at both ends of the semiconducting nano-wire; e) forming a ferroelectric nano-structure on the semiconducting nano-wire to form a junction; f) forming an insulation layer on the semiconducting nano-wire and the ferroelectric nano-structure; and g) forming a gate electrode on the insulation layer.
A method of fabricating a nano electronic device according to a further embodiment of the invention comprises the steps of: h) forming a ferroelectric nano-structure and a semiconducting nano-wire on the substrate so as to be adjacent to each other; i) forming a source electrode and a drain electrode at both ends of the semiconducting nano-wire; and j) forming a gate electrode at a position to be able to induce polarization in the ferroelectric nano-structure.
In the method according to the invention, the semiconducting nano-wire may be formed through a patterning process. Polarization of the ferroelectric nano-structure can be formed by applying a gate voltage through the gate electrode formed in the step g) or j).
Referring to the figure, a certain value of source-drain voltage (Vsd) is applied to the nano electronic device and the range of gate voltage (Vg) applied to the substrate is controlled. Measuring a change in the source-drain current (Isd) according to the gate voltage results in the Isd-Vg curve shown in the figure. This Isd-Vg curve is an overlap of the electric field effects from the applied gate voltage (Vg) which is exerted directly on the semiconducting nano-wire and from the nano electric polarization which is hold in the ferroelectric nano-structure placed between the semiconducting nano-wire and the substrate.
That is, due to the electric field acting directly on the semiconducting nano-wire, the characteristic of a field effect transistor is exhibited, where the conductivity of the semiconducting nano-wire is changed by the external electric field. That is, the value of source-drain current varies with the change in the gate voltage applied to the substrate. For example, when a plus (+) gate voltage is applied, the current decreases in a p-type semiconducting nano-wire. On the contrary, if a minus (−) voltage is applied, its conductivity increases.
In the case where the gate voltage is applied beyond the critical voltage, the electric polarization of the ferroelectric nano-structure induces a hysteresis on the Isd-Vg curve. That is, by the influence of electric polarization formed in the ferroelectric nano-structure, the amount of source-drain current is affected according to the orientation of the electric polarization. If the gate voltage is sufficiently high towards a plus (+) value, the electric polarization of the ferroelectric nano-structure is oriented along the direction of the external electric field. This induced electric polarization remains even after the gate voltage decreases to vanish. The above electric polarization provides an effect similar to the case where a plus (+) gate voltage is being applied to the semiconducting nano-wire. Unless the gate voltage is changed to a sufficiently high minus value, the orientation of the electric polarization in the ferroelectric nano-structure is not reversed. When a gate voltage of above (−) critical voltage is applied, the orientation of the electric polarization in the ferroelectric nano-structure is reversed. Even when the gate voltage becomes zero (0), the amount of current flowing in the semiconducting nano-wire exhibits a different value from the previous one because the polarization provides a similar effect when a (−) gate voltage is being applied. That is, at the gate voltage=0, the current amount depends on the path of the gate voltage application. In other words, when the gate voltage is zero (0), the value of source-drain current becomes different according to the path. Thus a unique hysteresis behavior is exhibited on the Isd-Vg curve. At Vg=0, the orientation of the electric polarization on the ferroelectric nano-structure determines the amount of current.
As explained above, the fact that the orientation of nano electric polarization can be controlled and that the orientation of the polarization can be detected from the conductivity of the semiconducting nano-wire, means exactly that the nano electronic device can be successfully operated as a memory device.
Referring to the figure, after measuring source-drain current values at Vg=0, a voltage pulse above the critical voltage is applied to the gate. Again, after measuring the source-drain current values at Vg=0, a voltage pulse of opposite polarity above the critical voltage is applied to the gate. Then, the step of measuring the source-drain current values at Vg=0 is repeated. The application of voltage pulse to the gate is performed in order to reverse the orientation of the electric polarization in the ferroelectric nano-structure. The measurement of the source-drain current is carried out in order to read the state of electric polarization, which is changed by means of the voltage pulse.
From the figure, it can be clearly seen that the orientation of electric polarization can be controlled by applying the voltage pulses and this orientation of nano electric polarization can be read. That is, right after the voltage pulse is applied, the source-drain current value is changed into other state, which can be confirmed through the change in the source-drain current. In addition, it has been found that this electrically polarized state remains in one state after several days. In conclusion, the operational characteristics of the nano electronic device provides a property required for a non-volatile memory device where the state of stored information can be maintained even when the external power is interrupted.
As apparent from the above description, in the nano electronic device of the present invention, though the structure where a ferroelectric nano-structure and a semiconducting nano-wire form a junction or positioned closely, nano electric polarization is induced in part of the ferroelectric nano-structure, thereby enabling the information storage.
In addition, a ferroelectric material is synthesized into a nano-structure and the nano-structure is controlled to form a junction with a semiconducting nano-wire. Thus, the present invention provides essential technologies and nano materials to fabricate the nano electronic device. That is, a fundamental foundation is provided for commercializing a nano electronic device using electric polarization.
Furthermore, the present invention is applied to an ultra-fine nano memory device using nano-level ferroelectricity, thereby providing technical principles, which can be directly applied to fabrication of a high-density and high capacity non-volatile memory.
While the present invention has been described with reference to the particular illustrative embodiments, it is not to be restricted by the embodiments but only by the appended claims. It is to be appreciated that those skilled in the art can change or modify the embodiments without departing from the scope and spirit of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
10-2006-0005994 | Jan 2006 | KR | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/KR2006/001251 | 4/5/2006 | WO | 00 | 11/25/2008 |