This application claims priority to Taiwan Application Serial Number 111108464, filed Mar. 9, 2022, which is herein incorporated by reference.
The present disclosure relates to a high density embedded-artificial synaptic element and an operating method thereof. More particularly, the present disclosure relates to a high density embedded-artificial synaptic element based on a pair of complementary memristors and an operating method thereof, which are applied to a neural network system with high-speed computing and low-power consumption.
Applications of the Resistive Random-Access Memory (RRAM) have been widely investigated to solve the reliability issues in traditional computing units such as high-power consumption and low transmission efficiency. RRAM, also known as Memristor, which meets the requirements for data storage in the Internet of Things (IoT) era. Memristors have the effects of low-power consumption, high durability and high unit density, and are indispensable memory components for the Computing In Memory (CIM) and the Neural Network (NN) systems. On the other hand, the NN reveals advantages in visual recognition and large-scale automatic system. Hence, combined NN with RRAM have shown great potential.
There are many structures that integrating the memory with the CIM and NN of the smart system today to further improve the computing power and the efficiency. Although memristors are one of the possible solutions for the next generation Von Neumann computing architectures, the logic gates of the memristors are not compatible with Complementary Metal-Oxide-Semiconductor (CMOS) logic circuits. In addition, the construction and training of the synaptic elements in the NN are mostly based on the mathematical models, which reflect the changes in the weights through the machine learning and algorithms, and input the training results into the functional model for verification. The lack of detailed representation of the silicon data makes the construction, training and validation of the synaptic elements difficult to apply to other models, and leads to standard inconsistencies in the accuracy applied to recognition and deep learning.
According to one aspect of the present disclosure, a high density embedded-artificial synaptic element includes a semiconductor substrate, a select transistor, a metal layer and a memory transistor. The select transistor is disposed on the semiconductor substrate and includes a first gate structure, a drain region and a source region. The drain region and the source region are located on two opposite sides of the first gate structure, respectively. The metal layer is electrically connected to the drain region of the select transistor. The memory transistor is disposed on the semiconductor substrate and coplanar with the select transistor. The memory transistor includes a second gate structure, a first electrode region, a second electrode region, a first memristor and a second memristor. The second gate structure is electrically connected to the metal layer. The first memristor is formed between the second gate structure and the first electrode region. The second memristor is formed between the second gate structure and the second electrode region.
According to another aspect of the present disclosure, an operating method of a high density embedded-artificial synaptic element is provided. The high density embedded-artificial synaptic element includes a select transistor, a metal layer and a memory transistor. The memory transistor includes a first electrode region, a second electrode region, a first memristor and a second memristor. The operating method of the high density embedded-artificial synaptic element includes performing a setting step, a writing step and a reading step. The setting step is performed to apply an initial voltage to the first electrode region and the second electrode region to set the first memristor and the second memristor in a low resistive state. The writing step is performed to apply a write voltage to one of the first electrode region and the second electrode region to reset one of the first memristor and the second memristor to a high resistive state. The first memristor and the second memristor correspond to a write bit. The reading step is performed to float a gate electrode of the select transistor, apply a read voltage to the first electrode region, and apply another read voltage to the second electrode region. An output voltage of the metal layer is determined according to the write bit.
According to yet another aspect of the present disclosure, a neural network system includes a plurality of the high density embedded-artificial synaptic elements of the aforementioned aspect and a plurality of diodes. The high density embedded-artificial synaptic elements are arranged in array. The metal layer of each of the high density embedded-artificial synaptic elements generates an output voltage. The first gate structure of the select transistor of each of the high density embedded-artificial synaptic elements arranged in column is coupled to a word line. The source region of the select transistor of each of the high density embedded-artificial synaptic elements arranged in row is coupled to a bit line. The first electrode region of the memory transistor of each of the high density embedded-artificial synaptic elements arranged in row is coupled to a first electrode line. The second electrode region of the memory transistor of each of the high density embedded-artificial synaptic elements arranged in row is coupled to a second electrode line. Each of the diodes is coupled to the two metal layers of each two of the high density embedded-artificial synaptic elements adjacent to each other in a vertical direction. Each of the diodes has an anode end, and the anode ends of the diodes arranged in row are connected to each other and gather an output current. Each of the diodes determines whether to conduct or not according to the two output voltages of the two metal layers of each two of the high density embedded-artificial synaptic elements adjacent to each other in the vertical direction.
The present disclosure can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
The embodiment will be described with the drawings. For clarity, some practical details will be described below. However, it should be noted that the present disclosure should not be limited by the practical details, that is, in some embodiment, the practical details is unnecessary. In addition, for simplifying the drawings, some conventional structures and elements will be simply illustrated, and repeated elements may be represented by the same labels.
It will be understood that when an element (or device) is referred to as be “connected to” another element, it can be directly connected to the other element, or it can be indirectly connected to the other element, that is, intervening elements may be present. In contrast, when an element is referred to as be “directly connected to” another element, there are no intervening elements present. In addition, the terms first, second, third, etc. are used herein to describe various elements or components, these elements or components should not be limited by these terms. Consequently, a first element or component discussed below could be termed a second element or component.
Please refer to
The select transistor 300 is disposed on the semiconductor substrate 200 and includes a first gate structure 310, a drain region 320 and a source region 330. The drain region 320 and the source region 330 are located on two opposite sides of the first gate structure 310, respectively. The metal layer 400 is electrically connected to the drain region 320 of the select transistor 300. The memory transistor 500 is disposed on the semiconductor substrate 200 and coplanar with the select transistor 300. The memory transistor 500 includes a second gate structure 510, a first electrode region 520, a second electrode region 530, a first memristor 540 and a second memristor 550. The second gate structure 510 is electrically connected to the metal layer 400. The first electrode region 520 and the second electrode region 530 are located on two opposite sides of the second gate structure 510, respectively. The first memristor 540 is formed between the second gate structure 510 and the first electrode region 520. The second memristor 550 is formed between the second gate structure 510 and the second electrode region 530. Therefore, the high density embedded-artificial synaptic element 100 of the present disclosure utilizes the metal layer 400 to connect the drain region 320 of the select transistor 300 to the second gate structure 510 of the memory transistor 500, besides it can utilize the characteristics of the complementary resistive states of the first memristor 540 and the second memristor 550 in the memory transistor 500 to operate the twin bits in a high resistive state and a low resistive state, respectively, and form a structure of a Non-Volatile Memory Latch (NVM Latch). Therefore, the data output characteristic of the high density embedded-artificial synaptic element 100 is more stable and higher efficient than the analogy access used by the conventional logic gates. Compared with other prior synaptic elements, the high density embedded-artificial synaptic element 100 of the present disclosure can achieve the data density of the twin bits on a single transistor (i.e., the memory transistor 500), which is more in line with the high data density requirements of the Computing In Memory (CIM).
In the first embodiment, the semiconductor substrate 200 can include elementary semiconductor materials, compound semiconductor materials, and/or alloy semiconductor materials. The elementary semiconductor materials are, for example, crystal silicon, polycrystalline silicon, amorphous silicon, germanium, and/or diamond. In addition, the select transistor 300 can be a High-K Metal Gate (HKMG) N-type field effect transistor with a 28 nanometer (28 nm) process, and the memory transistor 500 can be a N-type field effect transistor with the 28 nm process, but the present disclosure is not limited thereto. Specifically, the first gate structure 310 of the select transistor 300 can include a gate electrode 311 and a spacer 312. The spacer 312 surrounds the gate electrode 311, and can be formed by a single-layer structure or a multi-layer structure. The drain region 320 and the source region 330 are aligned with the spacer 312 on two opposite sides of the gate electrode 311. The second gate structure 510 of the memory transistor 500 can include a gate electrode 511 and a spacer 512, whose structure and configuration are the same as the gate electrode 311 and the spacer 312 of the select transistor 300, and not described again herein. It should be noted that the first electrode region 520 and the second electrode region 530 in the first embodiment are a drain region and a source region of a transistor, respectively; in other embodiments, the first electrode region and the second electrode region can also be the source region and the drain region of the transistor, respectively.
Further, the high density embedded-artificial synaptic element 100 can further include a first contact 410 and a second contact 420. The first contact 410 is electrically connected between the metal layer 400 and the drain region 320 of the select transistor 300. The second contact 420 is electrically connected between the metal layer 400 and the gate electrode 511 of the second gate structure 510 of the memory transistor 500. It is worth noting that the first contact 410 has a length L1, the second contact 420 has a length L2, and the length L1 is greater than the length L2. Moreover, the high density embedded-artificial synaptic element 100 can further include a Shallow Trench Isolation (STI) region 600. The STI region 600 is disposed on the semiconductor substrate 200 and located between the drain region 320 of the select transistor 300 and the first electrode region 520 of the memory transistor 500. The STI region 600 is formed by removing a portion of the semiconductor substrate 200 to form a trench in the semiconductor substrate 200, and the aforementioned trench is filled with a dielectric material. The dielectric material can be silicon oxide, silicon nitride, silicon oxynitride, carbon-doped silicon oxide, or other STI materials. The STI region 600 is mainly configured to separate the active region between the select transistor 300 and the memory transistor 500.
Please refer to
Please refer to
Please refer to
In detail, the present disclosure applies a low voltage to the first electrode region 520 to reset the first memristor 540 from the low resistive state L of
Please refer to
In detail, the high density embedded-artificial synaptic element 100 continues to perform the read operation after the writing operation is completed. In the reading step S06, the select transistor 300 is turned off, and the read voltage Vr1 is applied to the terminal of the first electrode region 520, and the read voltage Vr2 is applied to the terminal of the second electrode region 530 or grounding the terminal of the second electrode region 530. In a Voltage Divider Rule, the output voltage Vout is a divided voltage between the upper and lower terminals. Hence, in response to determining that the first memristor 540 is in the high resistive state H and the second memristor 550 is in the low resistive state L (i.e., the write bit X is 1), the output voltage Vout approaches 0 V. In response to determining that the first memristor 540 is in the low resistive state L and the second memristor 550 is in the high resistive state H (i.e., the write bit X is 0), the output voltage Vout approaches 1 V. In addition, it can be seen from the equivalent circuit diagram in
Please refer to
Please refer to
Please refer to
In the third embodiment, the high density embedded-artificial synaptic elements 810 are arranged in a 3*3 array, but the present disclosure is not limited thereto. A metal layer of each of the high density embedded-artificial synaptic elements 810 generates an output voltage. A first gate structure of a select transistor of each of the high density embedded-artificial synaptic elements 810 arranged in one of columns is coupled to a word line WL1. A first gate structure of a select transistor of each of the high density embedded-artificial synaptic elements 810 arranged in another one of columns is coupled to a word line WL2. A first gate structure of a select transistor of each of the high density embedded-artificial synaptic elements 810 arranged in the last one of columns is coupled to a word line WL3. A source region of a select transistor of each of the high density embedded-artificial synaptic elements 810 arranged in one of rows is coupled to a bit line BL1. A source region of a select transistor of each of the high density embedded-artificial synaptic elements 810 arranged in another one of rows is coupled to a bit line BL2. A source region of a select transistor of each of the high density embedded-artificial synaptic elements 810 arranged in the last one of rows is coupled to a bit line BL3. A first electrode region of a memory transistor of each of the high density embedded-artificial synaptic elements 810 arranged in each of rows is coupled to a first electrode line SL1. A second electrode region of a memory transistor of each of the high density embedded-artificial synaptic elements 810 arranged in each of rows is coupled to a second electrode line SL2. Each of the diodes 820 is coupled to the two metal layers of each two of the high density embedded-artificial synaptic elements 810 adjacent to each other in a vertical direction. Each of the diodes 820 has an anode end. The anode ends of the diodes 820 arranged in one of rows are connected to each other and gather an output current Y1. The anode ends of the diodes 820 arranged in another one of rows are connected to each other and gather an output current Y2. The anode ends of the diodes 820 arranged in the last one of rows are connected to each other and gather an output current Y3. Each of the diodes 820 determines whether to conduct or not according to the two output voltages of the two metal layers of each two of the high density embedded-artificial synaptic elements 810 adjacent to each other in the vertical direction.
Specifically, the present disclosure extends the high density embedded-artificial synaptic element 100 of the first embodiment to the 3*3 array to implement the neural network system 800 with stable CIM and low-power consumption. The conventional memristor neural network system stores the synaptic weights in the Multi-Level resistance Cell (MLC), and the current flowing through the memristor is determined by the resistive state of the memristor. Each of the memristors in the cross-point array is a synapse, and the summed element currents are similar to the vector dot product, and the system can exhibit an analog-additive operation when a specific bias is given to the system. However, the performance of the neural network system using the analog-additive memristors as the synapses is easily affected by the factors of tolerance, switching characteristics and linearity of the components themselves, which affect the accuracy of the aforementioned neural network system.
Different from the conventional cross-point array that controls the resistance of a single synaptic element as a weight, the neural network system 800 of the present disclosure utilizes the structure of the NVM Latch formed by the high density embedded-artificial synaptic elements 810 to combine the CIM with the neural network, and calculates the analog weights by multiplying the digital outputs of the resistive switching between the first memristor and the second memristor in the high density embedded-artificial synaptic elements 810. Each of the high density embedded-artificial synaptic elements 810 can be operated independently by the selection transistor without affecting each other.
The operation method of the neural network system 800 is mainly divided into two stages, which are a restored synaptic state and a synaptic state. The same as the aforementioned operating method 700 of the high density embedded-artificial synaptic element 100, in the restored synaptic state, the resistive states of the first memristor and the second memristor in the high density embedded-artificial synaptic element 810 are set or reset to opposite resistive states by applying two bias voltages to the first electrode line SL1 and the second electrode line SL2, so that the diode 820 determines whether to conduct or not according to the two output voltages adjacent to each other in the vertical direction. In response to determining that the output voltage of the high density embedded-artificial synaptic element 810 located on the upper end of the diode 820 is logic 0, and the output voltage of the high density embedded-artificial synaptic element 810 located on the lower end of the diode 820 is logic 1, the diode 820 is turned on. On the contrary, in response to determining that the output voltage of the high density embedded-artificial synaptic element 810 located on the upper end of the diode 820 is logic 1, and the output voltage of the high density embedded-artificial synaptic element 810 located on the lower end of the diode 820 is logic 0, the diode 820 is turned off. The value of the output current Y1 gathered from the diodes 820 arranged in row is the result of the sum of the currents that the three different diodes 820 are turned on or off, and the output currents Y2, Y3 and so on.
In the synaptic state, the bias voltage applied to the second electrode line SL2 can be 0 V, and then the output voltage of the high density embedded-artificial synaptic element 810 can be obtained by adjusting the bias voltage applied to the first electrode line SL1 (the same as the reading step S06 in
Please refer to
In summary, the present disclosure has the following advantages. First, the present disclosure utilizes the metal layer to connect the drain region of the select transistor to the second gate structure of the memory transistor, besides it can utilize the characteristics of the complementary resistive states of the first memristor and the second memristor in the memory transistor to operate the twin bits in the high resistive state and the low resistive state, respectively, and form the structure of the NVM Latch. Second, the data output characteristic of the high density embedded-artificial synaptic element of the present disclosure is more stable and higher efficient than the analogy access used by the conventional logic gates. In addition, the high density embedded-artificial synaptic element of the present disclosure can achieve the data density of the twin bits on a single transistor, which is more in line with the high data density requirements of the CIM. Third, the high density embedded-artificial synaptic element of the present disclosure still has a good reading window in the state distribution of the output even under the influence of the variation of manufacturing process and component.
Although the present disclosure has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present disclosure without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the present disclosure cover modifications and variations of this disclosure provided they fall within the scope of the following claims.
Number | Date | Country | Kind |
---|---|---|---|
111108464 | Mar 2022 | TW | national |