The disclosure relates, most generally, to semiconductor devices and methods for manufacturing the same. More particularly, the disclosure is related to non-volatile memory cells with improved isolation structures, and methods for manufacturing the same.
Non-volatile memory (NVM) devices are commonly used in the electronics world and provides computer memory that can retrieve stored information even when not powered. Non-volatile memory cells include floating gate transistors and in some cases, split-gate floating gate transistors. Non-volatile memory cells typically include an array of floating gate transistors and some adjacent floating gate transistors are isolated and separated from one another using thick oxide structures. The thick oxide structures include shallow trench isolation (STI) devices formed in trenches and filled with dielectric materials, and also thick field oxide, FOX, structures disposed between the transistors.
The STI or FOX structures used to separate and isolate adjacent floating gate transistors from one another generally include upper surfaces that extend above the substrate surface and which form sharp interfaces with the substrate surface. This topography can cause several problems including the undesirable retention of charge at undesired locations. The etching processes used to form trenches within which the STI structures are formed, create undesirable crystal defects in the sidewalls of the trenches. The STI or FOX structures have been found to be the source of stress defects, electrical defects and poor topography that causes degradation of NVM performance. It would be desirable to produce NVM cells without the above-identified problems.
The present disclosure is best understood from the following detailed description when read in conjunction with the accompanying drawing. It is emphasized that, according to common practice, the various features of the drawing are not necessarily to scale. On the contrary, the dimensions of the various features are arbitrarily expanded or reduced for clarity. Like numerals denote like features throughout the specification and drawing.
The disclosure, in various embodiments, provides for an array of floating gate transistors of a non-volatile memory, NVM, cell. The floating gate transistors are separated from one another by high-concentration dopant impurity regions. The array is formed over a substrate portion that includes a continuous and planar upper surface. The continuous and planar upper surface is achievable because the high-concentration dopant impurity regions are formed in a P-field region and each extend downwardly from the continuous and planar upper surface of the substrate over which the array is formed. Shallow trench isolation (STI) and field oxide (FOX) isolation structures are not used in the array area and the disclosure provides the advantage that problems associated with the topography of STI and FOX isolation structures is avoided. The problems associated with the crystal defects formed the sidewalls of the trenches due to the etching processes used to form trenches for the STI structures, are also avoided. In some embodiments, the floating gate transistors are split-gate floating gate transistors in which the control gate or word line extends only partially over the subjacent floating gate. The smooth upper surfaces and lack of crystal defects associated with sidewalls, alleviates unwanted sharp edges on the substrate surface and enables the formation of structures over the substrate surface without sharp edges. The absence of sharp edges reduces power consumption of non-volatile memory, NVM cells, enhances the endurance of floating gate transistors, prolongs data retention of floating gate transistors, and improves the disturb characteristics of the floating gate transistors because the sharp edges are prone to high current concentrations. The use of an implant instead of deposited or grown oxide structures enables the size reduction of the unit cell size of an array of floating gate transistors that form an NVM cell because implantation regions can be made to smaller controlled dimensions than STI structures or grown oxides.
According to the N-type floating gate transistor embodiment, a P-field region is formed within the substrate. The substrate is a silicon or other suitable substrate used in the semiconductor manufacturing industry. P-field region 12 is shown most clearly in
Channel direction 15 is the direction along which current flows from source to drain in an operating floating gate transistor. Along the direction orthogonal to channel direction 15, i.e. along orthogonal direction 25, the respective transistors represented by the respective floating gate structures 8, are separated from one another by spaced apart high concentration dopant impurity regions 13. According to one description, along orthogonal direction 25 are alternating regions of P-field region 12 and high concentration dopant impurity regions 13. High concentration dopant impurity regions 13 are P+ regions within the P-field region 12 and include higher concentrations of the same dopant impurity species, than the P-field region 12. High concentration dopant impurity regions 13 are rectangular in shape in the plan view of
Now referring to features most clearly shown in
The floating gate transistor structure 8 shown in
Along the direction orthogonal to channel direction 15, i.e. along orthogonal direction 25, the respective transistors associated with respective floating gate structures 8, are separated from one another by high concentration dopant impurity regions 13. According to the N-type floating gate transistor embodiment, high concentration dopant impurity regions 13 are P+ dopant impurity regions and in various embodiments, the high concentration dopant impurity regions 13 are deep P-well dopant impurity regions designated DW regions. In some embodiments, high concentration dopant impurity regions 13 are doped with boron and include a dopant impurity concentration greater than the dopant impurity concentration in P-field of region 12. In some embodiments, high concentration dopant impurity regions 13 are doped with boron and in some embodiments, high concentration dopant impurity regions 13 are doped at a concentration range of about 1e15-1e19 atoms/cm3 which provides a dopant concentration sufficient to isolate the devices formed in P-field regions 12 such as floating gate or other transistors formed between and isolated by the high concentration dopant impurity regions 13. The dopant concentration is also chosen to avoid breakdowns at any P-N junctions that may form between high concentration dopant impurity regions 13 and source regions 2 and N+ drain structure 16. Other dopant impurity species and other dopant impurity concentrations are used in other embodiments.
As shown in
The disclosed NVM cell structure provides for lower power consumption due to the absence of stress and divots at corners of STI structures as in other structures. Disturbed characteristics and data retention properties are improved and the avoidance of STI structures enables for greater integration levels as the high concentration dopant impurity regions 13 of the disclosed NVM can be formed to smaller dimensions than STI structures and avoid the crystal defects associated with forming the trenches used for the STI structures.
In various embodiments, an array of floating gate transistors is provided. The array comprises: a plurality of floating gate transistors, each formed over a corresponding channel region of a substrate, each channel region being of a first impurity type and laterally bounded in a first lateral direction by source/drain regions of a second impurity type, wherein the floating gate transistors that are adjacent one another in a direction orthogonal to the first lateral direction, are separated from one another by respective high-concentration impurity regions of the first impurity type formed in the substrate. The high-concentration impurity regions have dopant concentrations greater than dopant concentrations of the channel regions.
In some embodiments, the array of floating gate transistors includes the corresponding channel regions formed in a P-field region that includes boron as a dopant impurity therein, and wherein the floating gate transistors that are adjacent one another along the channel direction are formed over a common P-field region.
Also provided is an array of floating gate transistors formed over a substrate region that includes alternating regions of heavily doped impurity regions of a first impurity type and lesser doped impurity regions of the first impurity type and no oxide isolation structures formed in the substrate in the substrate region, wherein each floating gate transistor is formed in the lesser doped impurity regions.
Also provided is a method for forming a non-volatile memory cell. The method comprises: forming a P-field region in a semiconductor substrate, the P-field region having a first impurity concentration; forming a plurality of spaced apart high concentration P+ regions within the P-field region, the high concentration P+ regions each having a higher concentration than the first impurity concentration; and forming a plurality of floating gate transistors in the P-field region between the high concentration P+ regions.
The preceding merely illustrates the principles of the disclosure. It will thus be appreciated that those skilled in the art will be able to devise various arrangements which, although not explicitly described or shown herein, embody the principles of the disclosure and are included within its spirit and scope. Furthermore, all examples and conditional language recited herein are principally intended expressly to be only for pedagogical purposes and to aid the reader in understanding the principles of the disclosure and the concepts contributed by the inventors to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions. Moreover, all statements herein reciting principles, aspects, and embodiments of the disclosure, as well as specific examples thereof, are intended to encompass both structural and functional equivalents thereof. Additionally, it is intended that such equivalents include both currently known equivalents and equivalents developed in the future, i.e., any elements developed that perform the same function, regardless of structure.
This description of the exemplary embodiments is intended to be read in connection with the figures of the accompanying drawing, which are to be considered part of the entire written description. In the description, relative terms such as “lower,” “upper,” “horizontal,” “vertical,” “above,” “below,” “up,” “down,” “top” and “bottom” as well as derivatives thereof (e.g., “horizontally,” “downwardly,” “upwardly,” etc.) should be construed to refer to the orientation as then described or as shown in the drawing under discussion. These relative terms are for convenience of description and do not require that the apparatus be constructed or operated in a particular orientation. Terms concerning attachments, coupling and the like, such as “connected” and “interconnected,” refer to a relationship wherein structures are secured or attached to one another either directly or indirectly through intervening structures, as well as both movable or rigid attachments or relationships, unless expressly described otherwise.
Although the disclosure has been described in terms of exemplary embodiments, it is not limited thereto. Rather, the appended claims should be construed broadly, to include other variants and embodiments of the disclosure, which may be made by those skilled in the art without departing from the scope and range of equivalents of the disclosure.
Number | Name | Date | Kind |
---|---|---|---|
7553726 | Yoon | Jun 2009 | B2 |
20080002476 | Yoo | Jan 2008 | A1 |
20130250700 | La Rosa | Sep 2013 | A1 |
Number | Date | Country | |
---|---|---|---|
20160093629 A1 | Mar 2016 | US |