This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2010-079828, filed on Mar. 30, 2010, the entire contents of which are incorporated herein by reference.
Exemplary embodiments described herein generally relate to a nonvolatile semiconductor memory device and a method of fabricating the semiconductor memory device and more particularly, to a contact structure in the nonvolatile semiconductor memory device.
A nonvolatile semiconductor memory device, for example, a NAND flash memory has been installed in various kinds of electron devices.
As memory capacitors in the NAND flash memory device has been increased, shrinking of memory cells has been preceded.
Here, both contact resistance have been high and aspect ratio in a contact structure of the NAND flash memory have significantly become tight for manufacturing. Therefore, improvement approaches on the contact structure are proposed in conventional technology.
In one embodiment, a semiconductor memory device, including a memory cell having a floating gate electrode above a semiconductor substrate via a first gate insulator and a control gate electrode above the floating gate electrode via a first inter-gate insulator, a contact electrode having a bottom electrode contacted to an upper surface of the semiconductor substrate, top electrodes via a second inter-gate insulators on both edge portions of the bottom electrode and a plug electrode between the top electrodes, the plug electrode contacted to an upper surface of the bottom electrode.
Embodiments will be described below in detail with reference to the attached drawings mentioned above.
Throughout the attached drawings, similar or same reference numerals show similar, equivalent or same components.
A plane structure of a memory cell array in a semiconductor memory device according to a first embodiment, for example, is described by using
A NAND flash memory is explained as an example for the semiconductor memory device in this embodiment.
As shown in
A plurality of selection gates SG are provided at both edges of the memory cell column extended to the word line direction. A plurality of selection gate transistors SGT are respectively formed at intersections in each of the selection gate SG and the active area AA. A memory cell string includes memory cells MC connected in series and the selection gate transistors SGT provided at both edges of the memory cells MC. Further, the selection gates SG are adjoined in the bit line direction, a bit line contact area BCA is arranged between the selection gates SG. The bit line contact area BCA is separated into side-wall portions DCGA and a connection portion DFGA, the connection portion DFGA is sandwiched between the side-wall portions DCGA in the bit line direction.
A plurality of contact plugs 35 are provided in the connection portion DFGA.
A cross-sectional structure of the memory cell array in the semiconductor memory device according to the first embodiment, for example, is described by using
As shown in
The selection gate transistor SGT includes a gate electrode 25 provided on the semiconductor substrate 10 via the gate insulator 11 and diffusion layers 21 as a source-drain diffusion layer formed to sandwich the gate electrode 25. The gate electrode 25 includes a lower layer gate electrode 22 and an upper layer gate electrode 24. The lower layer gate electrode 22 is formed of the same material as the floating gate electrode 12. The upper layer gate electrode 24 is formed on the lower layer gate electrode 22 via a second inter-gate insulator 23 with an opening EI. The lower layer gate electrode 22 is electrically connected with the upper layer gate electrode 24 via the opening EI.
A bit line contact BC is provided in the bit line contact area BCA. The bit line contact BC includes a bottom electrode 32, a third inter-gate insulator 33, a top electrode 34 and a contact plug 35. The bottom electrode 32 is formed on an upper surface of the semiconductor substrate 10 and is connected to the upper surface of the semiconductor substrate 10 via the gate insulator 11 with the opening GI. The bottom electrode 32 is formed of the same material as the floating electrode 12. The third inter-gate insulator 33 is provided on an upper portion of the bottom electrode 32 at a side-wall portion DCGA of the bit line contact area BCA and is formed of the same material as the first inter-gate insulator 13. The top electrode 34 is provided on the bottom electrode 32 via the third inter-gate insulator 33 at the side-wall portion DCGA and is formed of the same material as the control gate electrode 14. The contact plug 35 is provided between the top electrodes 34 and is connected with an upper surface of the bottom electrode 32.
Here, the third inter-gate insulator 33 is provided at both edge portions of the bottom electrode 32 in the bit line direction. Further, the third inter-gate insulator 33 electrically separates between the bottom electrode 32 and the top electrode 34 in the side-wall portion DCGA. In other words, top electrode 34 is electrically separated to the bottom electrode 32 and the contact plug 35.
Further, the gate insulator 11 is provided between the bottom electrode 32 and the semiconductor substrate 10 at an edge portion of the bottom electrode 32 in the bit line contact BC. The gate insulator 11 provided at the edge portion can enlarge an alignment margin of the bottom electrode 32 at the opening GI mentioned after.
In addition, a diffusion layer 31 is formed on a surface of the semiconductor substrate 10 positioned immediately beneath the opening GI. The diffusion layer 31 may be connected to the diffusion layer 21. However, it is no problem that the two diffusion layers is set to be in a distance which electrical potential can be transferred from the bit line contact BC to the diffusion layer 21, when the diffusion layer 31 is separated to the diffusion layer 21. In a case of applying 2.5V to the bit line contact BC, for example, an inversion layer is formed immediately beneath the gate insulator 11 formed between the bottom electrode 32 and the semiconductor substrate 10, so that the diffusion layer 31 is connected to the diffusion layer 21. In the figures including mentioned after, a case which the diffusion layer 31 is separated to the diffusion layer 21, for example, is described for easily watching the structure.
An inter-layer insulator 51 is embedded in a portion between the memory cells MC. Further, first side-wall insulators 52 are provided on a side surface of the memory cell MC opposed to the gate electrode 25 and a side surface of the gate electrode 25. Further, a second side-wall insulator 53 is also provided on a side surface of the bit line contact BC opposed to the gate electrode 25. Moreover, a third side-wall insulators 54 is provided on a side surface of the top electrode 34 in the bit line contact BC and a bottom portion of the third side-wall insulators 54 is contacted to the bottom electrode 32. The contact plug 35 is arranged between the third side-wall insulators 54. Further, a width of the bottom electrode 32 is wider than a diameter of the contact plug 35 in the bit line direction.
An insulator 60 is formed to cover the memory cell MC, the gate electrode 25 and the bit line contact BC. An upper layer wiring 61 is disposed in the insulator 60 to connect to the bit line contact BC. Bit lines BL are disposed above the upper layer wiring 61.
As shown in
The floating gate electrode 12 is disposed on the semiconductor substrate 10 via the gate insulator 11. A lower portion side surface of the floating gate electrode 12 is contacted to the isolation insulator STI. Further, an upper portion of the floating gate electrode 12 is protruded from an upper surface of the isolation insulator STI. The first inter-gate insulator 13 is continuously disposed on the upper surface of the isolation insulator STI and both upper surface and side surface of the floating gate electrode 12. The control gate electrode 14 is formed on the first inter-gate insulator 13. The insulator 60 is disposed above the control gate electrode 14.
As shown in
The bottom electrode 32 is disposed on the semiconductor substrate 10 via the gate insulator 11.
A lower portion of the side surface of the bottom electrode 32 is contacted to the isolation insulator STI. Further, an upper portion of the bottom electrode 32 is protruded from the upper surface of the isolation insulator STI. The inter-gate insulator 33 is continuously disposed on the upper surface of the isolation insulator STI and both the upper surface and the side surface of the bottom electrode 32. The top electrode 34 is disposed on the inter-gate insulator 33. The insulator 60 is disposed above the top electrode 34.
Here, the top electrode 34 crosses over the active area AA and extends onto the adjacent bottom electrode 32. However, as shown in
As shown in
The bottom electrode 32 is in contact with the surface of the semiconductor substrate 10. A side surface of the bottom electrode 32 is in contact with the isolation insulator STI. Further, an upper surface of the bottom electrode 32 is lower than the upper surface of the isolation insulator STI, the bottom electrode 32 disposed on each active area AA is separated by the isolation insulator STI. The contact plug 35 is in contact with the upper surface of each bottom electrode 32. The upper layer wiring 61 is in contact with the upper surface of the contact plug 35. Further, the contact plug 35 and the upper layer wiring 61 are covered with the insulator 60.
Next, a method of fabricating the semiconductor memory device in this embodiment is explained by using
Not illustrated, n-type impurities are introduced into the semiconductor substrate 10, for example, using ion implantation or the like to form an n-well area. Successively, p-type impurities, boron or the like, are introduced into the n-well area in the semiconductor substrate 10, for example, using ion implantation or the like to form a p-well area.
As shown in
As shown in
The semiconductor substrate 10, the gate insulator 11 and the first polycrystalline silicon 71 are selectively etching to form a trench, and an insulator is embedded into the trench to form the isolation insulator STI. An upper surface of the isolation insulator STI is fallen to be lower than an upper surface of the first polycrystalline silicon 71, and an inter-electrode insulator 72 formed of an ONO film, for example, is formed on the first polycrystalline silicon 71 and the isolation insulator STI.
The inter-electrode insulator 72 in the selection gate transistor SGT is partially removed to form the opening EI. Subsequently, a second polycrystalline silicon 73 is formed on the first polycrystalline silicon 71 and in an opening.
As shown in
Meanwhile, a portion pointed by a dot line is not shown from a top view. However, the dot line is used for convenience in acknowledging the active area AA and the isolation insulator STI.
As shown in
Here, a width of the side-wall mask pattern 77 in the bit line direction is equal to a width in the word line WL, and a width of the first mask pattern 74 in the bit line direction is equal to an interval of the word line WL in the bit line direction.
As shown in
As shown in
Here, the first polycrystalline silicon 71 is set to be the floating gate electrode 12 in the memory cell MC. The inter-gate insulator 72 is set to be the inter-gate insulator 13 and the second polycrystalline silicon 73 is set to be the control gate electrode 14, respectively, in the memory cell MC. Further, the inter-electrode insulator 72 and the second polycrystalline silicon 73 are set to be the lower layer gate electrode 22, the inter-gate insulator 23 and the upper layer gate electrode 24 in the selection gate transistor SGT. Further, the first polycrystalline silicon 71, the inter-electrode insulator 72 and the second polycrystalline silicon 73 are set to be the bottom electrode 32, the inter-gate insulator 33 and the top electrode 34, respectively, in the bit line contact BC.
In this time-point, the word line WL from a view point of the upper surface has the closed loop in which each end of the two linear portions 77-1 is connected by the linear connection portion 77-2. Further, when etching is performed as a state in which the misalignment is generated in the etching process, the bottom electrode 32 in the opening GI may not be covered. Therefore, a width of the bottom electrode 32 is set to be wider than a width of the opening GI in the gate length direction. In such a manner, an alignment margin with the bottom electrode 32 in the opening GI can be larger. As a result, the gate insulator 11 is formed between the bottom electrode 32 and the semiconductor substrate 10 at the end portion of the bottom electrode 32 in the bit line contact BC.
As shown in
The second mask pattern 75, the third mask pattern 76, the side-wall mask pattern 77, the control gate electrode 14, the upper layer gate electrode 24, the top electrode 34 and the inter-gate insulators 13,23,33 are etched using the fourth mask pattern 78 as a mask, for example, by RIE. Further, the etching process is performed to the portion of the upper portion of the bottom electrode 32 without leaving the top electrode 34.
As a result, as shown in
The inter-gate insulator 33 and the top electrode 34 are formed by the opening GE, where the inter-gate insulator 33 is formed on an upper portion of the bottom electrode 32 in the side-wall portion DCGA, and the top electrode 34 is formed on the bottom electrode 32 via the inter-gate insulator 33. Further, the upper surface of the bottom electrode 32 in the connection portion DFGA becomes lower than the upper surface of the isolation insulator STI by etching to the portion of the upper portion of the bottom electrode 32. In other word, the bottom electrode 32 formed on each active area AA is separated by the isolation insulator STI.
The side-wall mask pattern 77 is only formed on the top electrode 34 in the connection portion DFGA, however, the third mask pattern 76 may be partially leaved on the top electrode 34.
As shown in
As a result, the source-drain diffusion layers 21, 26 are formed to sandwich a portion between the adjacent memory cells MC and the gate electrode 25.
A resist mask for opening the connection portion. DFGA is formed, and arsenic or phosphorous, for example, as an impurity is implanted into the semiconductor substrate 10 by ion-implantation. As a result, the diffusion layer 31 is formed in the surface of the semiconductor substrate 10 to surround the opening GI. The resist mask may be added to the connection portion DFGA, and a portion of the opening side-wall portion DCGA may be opened. In such a manner, the diffusion layer 31 can be formed in the surface of the semiconductor substrate 10 to surround the opening GI as using the side-wall mask pattern 77 and the top electrode 34 formed in the side-wall portion DCGA as a mask.
Further, the bottom portion of the diffusion layer 31 is arranged to be shallower than the bottom portion of the isolation insulator STI. As a result, the diffusion layer 31 can be electrically isolated in the word line direction in the case that the contact plug 35 is formed on each of the bottom electrodes 32.
Further, the diffusion layer 31 can be formed immediately forming the opening GI by ion-implantation. Accordingly, the diffusion layer 31 can be formed as the same time as forming the mask as the opening GI. In such a manner, the processing steps can be simplified.
A silicon oxide film, for example, is entirely deposited on the semiconductor substrate 10 to embed between the memory cells, between the memory cell MC and the gate electrode 25 and between the gate electrode 25 and the bit line contact BC. The silicon oxide film is selectively removed by anisotropic etching. As shown in
A silicon oxide film is entirely deposited on the semiconductor substrate 10, for example, to form an opening P in a region in which the contact plug 35 is formed to expose the bottom electrode 32. Accordingly, as shown in
A conductive layer is embedded in the opening P to form the contact plug 35. As subsequent processes, the upper layer wiring 61 is formed to connect to the bit line contact. BC by using well-known technique to complete the nonvolatile semiconductor memory device as shown in
Next, a method of fabricating the semiconductor memory device in a modification of the first embodiment is explained by using
In the processes shown in
Arsenic or phosphorous, for example, as an impurities are implanted into the semiconductor substrate 10 by ion-implantation using the gate electrode 25 of the selection gate transistor SGT, and the bit line contact of the bottom electrode 32 as a mask. As a result, as shown in
As shown in
Further, the bottom portion of the connection diffusion layer 31 is arranged to be shallower than the bottom portion of the isolation insulator STI. As a result, the diffusion layer 31 can be electrically isolated in the word line direction in the case that the contact plug 35 is formed on each of the bottom electrodes 32.
According to the fabrication method of the modification, p-channel transistors of the memory cell MC and the selection gate transistor SGT are set to be a surface type. As a result, the diffusion layer 31 can be formed in self-align by using N-type impurities doped in at least lower layer of the first polycrystalline silicon.
As the diffusion layer 31 can be simultaneously formed with annealing for impurity activation to form the diffusion layers 21, 26. As a result, the processing steps can be simplified.
According to the semiconductor memory device and the method of fabricating the semiconductor memory device, at least effects mentioned below are obtained. First, an aspect ratio of the bit line contact BC can be smaller. As mentioned above, the bit line contact BC is formed by forming the contact plug 35 on the upper surface of the bottom electrode 32. Here, a height of the contact plug 35 is a distance from the bottom surface of the bit line BL to the upper surface of the bottom electrode 32. Namely, a contact plug 35 can be decreased the height which is corresponding to the height of the bottom electrode 32. In such a manner, process margin can be improved and the shape of the contact plug 35 can be stabilized.
Secondly, resistance of the bit line contact BC can be decreased. The bottom electrode 32 with a wider width than the diameter of the contact plug 35 is formed on the bottom portion of the bit line contact BC, which leads to totally decrease the bit line contact BC. Further, it is not necessary to widen the diameter of the contact plug 35 for decreasing contact resistance. Therefore, the structure has a great advantage for miniaturization of a nonvolatile semiconductor memory device.
Thirdly, the method is superior to decreasing production cost. The bottom electrode 32 can be simultaneously formed with the floating gate electrode 12. Further, removing the top electrode 34 and the inter-gate insulator 33 in the connection portion DFGA is simultaneously performed with removing the linear connection portion 77 with the closed loop shape in which the end portion of each of the two linear portion 77-1 is connected to the linear connection portion 77-2. As a result, the shape of the contact electrode can be improved and the contact resistance can be lowered without increasing the processing steps.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
P2010-079828 | Mar 2010 | JP | national |