Claims
- 1. A nonvolatile semiconductor memory device comprising:a semiconductor substrate; a plurality of floating gate electrodes formed above the semiconductor substrate, with a tunnel insulating film interposed therebetween, charges being exchanged between the floating gate electrodes and the semiconductor substrate through the tunnel insulating film; buried electrodes which are provided for two side walls of a trench, with an insulating film interposed therebetween, and which are electrically isolated from each other, said trench being formed in a major surface of the semiconductor substrate at a location corresponding to a position between adjacent ones of the floating gate electrodes; and a control gate electrode which is formed above the buried electrodes and the floating gate electrodes, with an interlayer insulating film interposed therebetween, wherein, in a data write mode, the buried electrodes that oppose each other in a state where the floating gate electrode corresponding to a selected memory cell is located therebetween, are applied with a negative potential, and the buried electrodes that oppose each other in a state where the floating gate electrode corresponding to a nonselected memory cell is located therebetween, are applied with a potential higher than said negative potential.
- 2. The nonvolatile memory device according to claim 1, further comprising:a memory cell array having a plurality of memory cells arranged in a matrix form, each of the memory cells being of a stacked structure made up of one floating gate electrode and one control gate electrode; bit lines each of which is connected in common to memory cells arranged in the same column of the memory cell array; and word lines each of which is connected in common to memory cells arranged in the same row of the memory cell array, wherein the buried electrodes extend along the bit lines.
- 3. The nonvolatile semiconductor memory device according to claim 1, wherein the buried electrodes are formed in the trench so that upper surfaces thereof are substantially at the same level as the major surface of the semiconductor substrate.
- 4. The nonvolatile memory device according to claim 2, wherein said memory cells are memory cells capable of storing multi-valued data and can be selectively set in a data-erased state and a plurality of data-written states, andsaid buried electrodes are applied with a first negative potential when the memory cells are set in a first data-written state, and are applied with a second negative potential lower than the first negative potential when the memory cells are set in a second data-written state that has a larger threshold value than that of the first data-written state.
- 5. The nonvolatile memory device according to claim 1, wherein the buried electrodes are formed in the trench so that they protrude from the major surface of the semiconductor substrate.
Priority Claims (2)
Number |
Date |
Country |
Kind |
9-149681 |
Jun 1997 |
JP |
|
10-113413 |
Apr 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a Continuation-in-Part application of U.S. patent application Ser. No. 09/090,625, filed Jun. 4, 1998, now U.S. Pat. No. 6,034,894 the entire contents of which are incorporated herein by reference.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4979004 |
Esquivel et al. |
Dec 1990 |
|
5698879 |
Aritome et al. |
Dec 1997 |
|
5781478 |
Takeuchi et al. |
Jul 1998 |
|
5869858 |
Ozawa et al. |
Feb 1999 |
|
Non-Patent Literature Citations (1)
Entry |
J. D. Choi, et al., “A Novel Booster Plate Technology in High Density NAND Flash Memories for Voltage Scaling-Down and Zero Program Disturbance,” Symposium on VSLI Technology Digest of Technical Papers. pp. 238-239. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/090625 |
Jun 1998 |
US |
Child |
09/503459 |
|
US |