Claims
- 1. An integrated circuit, comprising:
a first metal layer comprising a first pad; a second metal layer comprising a second pad located below said first pad; an interlevel dielectric layer between said first and second metal layer; and a plurality of conductive vias extending through said interlevel dielectric layer from said first pad to said second pad.
- 2. The integrated circuit of claim 1, wherein said plurality of conductive vias are shaped into a plurality of parallel rails.
- 3. The integrated circuit of claim 2, wherein said plurality of rails have a width of approximately 0.25 μm and a spacing of approximately 0.25 μm.
- 4. The integrated circuit of claim 1, wherein said plurality of conductive vias are shaped into a grid of cross-hatched rails.
- 5. The integrated circuit of claim 1, wherein said first and second metal layers comprise copper.
- 6. The integrated circuit of claim 1, wherein said first pad comprises a bond pad.
- 7. The integrated circuit of claim 1, wherein said first pad comprises a probe pad.
- 8. An integrated circuit comprising:
n metal interconnect layers, wherein the nth metal interconnect layer comprises a plurality of first pad regions and the n−1 metal interconnect layer comprises a plurality of second pad regions; and a plurality of conductive via groups extending through an interlevel dielectric layer, wherein each of the conductive via groups extends from one of the first pad regions in said nth metal layer to one of the second pad regions in the n−1 metal layer.
- 9. The integrated circuit of claim 8, further comprising bond pads not in said plurality of first pad regions.
- 10. The integrated circuit of claim 8, wherein each of said conductive via groups comprise a plurality of parallel rails.
- 11. The integrated circuit of claim 8, wherein each of said conductive via groups comprise a grid of cross-hatched rails.
- 12. The integrated circuit of claim 8, wherein said n metal interconnect layers comprise copper.
- 13. A method of forming an integrated circuit comprising the steps of:
forming a first metal layer over a semiconductor body, said first metal layer comprising a plurality of first pad regions; forming an interlevel dielectric layer over the first metal layer; forming a plurality of conductive via groups in said interlevel dielectric layer, wherein each conductive via group is formed over one of said pad regions; forming a second metal layer over the interlevel dielectric layer, the second metal layer comprising a second pad region over each of said first pad regions, wherein said of said conductive via groups connects one of the second pad regions to one of the first pad regions.
- 14. The method of claim 13, wherein each of said conductive via groups comprises a plurality of parallel rails.
- 15. The method of claim 13, wherein each of said conductive via groups comprises a grid of cross-hatched rails.
- 16. The method of claim 13, wherein said first and second metal layers comprise copper.
- 17. The method of claim 13, wherein said interlevel dielectric layer comprises a low dielectric constant material.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The following co-pending U.S. patent application is believed to be relevant: Ser. No. 08/847,239 filed Apr. 30, 1997 to Saran et al.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60229408 |
Aug 2000 |
US |